

## Circuit Note CN-0407

| Devices Connected/Referenced |                                                                                                 |  |
|------------------------------|-------------------------------------------------------------------------------------------------|--|
| ADA4530-1                    | Femtoampere Input Bias Current<br>Electrometer Amplifier                                        |  |
| AD7172-2                     | Low Power, 24-Bit, 31.25 kSPS, Sigma-Delta<br>ADC with True Rail-to-Rail Buffers                |  |
| ADR4525                      | Ultralow Noise, High Accuracy, Voltage<br>Reference                                             |  |
| ADP2442                      | 36 V, 1 A, Synchronous, Step-Down,<br>DC-to-DC Regulator with External Clock<br>Synchronization |  |
| ADG1419                      | 2.1 $\Omega$ On Resistance, ±15 V/+12 V/±5 V,<br><i>i</i> CMOS SPDT Switch                      |  |
| ADP7118                      | 20 V, 200 mA, Low Noise, CMOS LDO<br>Linear Regulator                                           |  |
| ADP7182                      | –28 V, –200 mA, Low Noise, Linear<br>Regulator                                                  |  |
| ADuM3151                     | 3.75 kV, 7-Channel, SPIsolator Digital<br>Isolators for SPI                                     |  |

## **Ultrahigh Sensitivity Femtoampere Measurement Platform**

Circuits from the Lab<sup>®</sup> reference designs are engineered and

analog, mixed-signal, and RF design challenges. For more

information and/or support, visit www.analog.com/CN0407.

tested for quick and easy system integration to help solve today's

## **EVALUATION AND DESIGN SUPPORT**

#### **Circuit Evaluation Boards**

**Circuits** 

from the Lab

**Reference Designs** 

CN-0407 Circuit Evaluation Board (EVAL-CN0407-SDPZ), Consists of Two Boards Low Leakage Mezzanine Board (EVAL-CN0407-1-SDPZ) Data Acquisition Board (EVAL-CN0407-2-SDPZ) System Demonstration Platform (EVAL-SDP-CS1Z) Design and Integration Files

Schematics, Layout Files, Bill of Materials

## **CIRCUIT FUNCTION AND BENEFITS**

The system functional diagram in Figure 1 is a precision analog front end for measurement of current down to the femtoampere range. This industry-leading solution is ideal for chemical analyzers and laboratory grade instrument where an ultrahigh sensitivity analog front end is required for signal conditioning current output sensors such as photodiodes, photomultiplier tubes, and Faraday cups. Applications that can use this solution include mass spectrometry, chromatography, and coulometry. The EVAL-CN0407-SDPZ provides a reference design for realworld application by partitioning the system into a low leakage mezzanine board and a data acquisition board. The input signal conditioning is implemented with the ADA4530-1 on the mezzanine board. The ADA4530-1 is an electrometer-grade amplifier with ultralow input bias current of 20 fA maximum at 85°C. A guard buffer is integrated on the chip to isolate the input pins from leakage to the printed circuit board (PCB). The default amplifier configuration is in the transimpedance mode with a 10 G $\Omega$  glass resistor and a metal shield that prevents leakage current from entering any of the high impedance paths on the board. In addition, the mezzanine board includes unpopulated resistor and capacitor pads to allow prototyping with surfacemount feedback resistors as well as other input configurations.

The data acquisition board uses an AD7172-2 24-bit  $\Sigma$ - $\Delta$  analog-to-digital-converter (ADC) and is powered from a single 9 V dc supply. The on-board supply generates all necessary voltages required to power both boards. The board connects to a PC via the SDP-S board (EVAL-SDP-CS1Z) and uses digital isolation to prevent noise from the USB bus or ground loops from degrading low current measurements.

Rev. A

Circuits from the Lab reference designs from Analog Devices have been designed and built by Analog Devices engineers. Standard engineering practices have been employed in the design and construction of each circuit, and their function and performance have been tested and verified in a lab environment at room temperature. However, you are solely responsible for testing the circuit and determining its suitability and applicability for your use and application. Accordingly, in no event shall Analog Devices be liable for direct, indirect, special, incidental, consequential or punitive damages due to any cause whatsoever connected to the use of any Circuits from the Lab circuits. (Continued on last page)

 One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.

 Tel: 781.329.4700
 www.analog.com

 Fax: 781.461.3113
 ©2017–2019 Analog Devices, Inc. All rights reserved.

## CN-0407





## **CIRCUIT DESCRIPTION**

#### Low Leakage Mezzanine Board (EVAL-CN0407-1-SDPZ)

The mezzanine board (EVAL-CN0407-1-SDPZ) is built on a hybrid FR-4 and Rogers 4350B laminate for the lowest possible current leakage. The outer two layers are ceramic (Rogers 4350B), and the inner layer is a standard glass epoxy laminate (FR-4). The Rogers 4350B material provides superior insulation resistance in the presence of humidity when compared to glass or epoxy materials. It also minimizes current leakage and has much shorter dielectric relaxation times than glass or epoxy dielectrics. For more information on dielectric relaxation, see the ADA4530-1 data sheet. Figure 2 shows the board layers stackup. All of the sensitive traces are on the top layer, surrounded by guard traces, vias, and planes. 4 LAYER STACKUP



Figure 2. Mezzanine Board Layers Stackup

Transimpedance Amplifier with Glass Resistor



Figure 3. Low Leakage Mezzanine Board (EVAL-CN0407-1-SDPZ) Detailed Schematic

Figure 3 shows the detailed mezzanine board schematic, where the ADA4530-1 is configured as a transimpedance amplifier (TIA) with a 10 G $\Omega$  glass resistor by default. In this configuration, a solid wire is soldered from the center pin of the SMA connector to the –IN pad. The SMA input connector includes a polytetrafluoroethylene (PTFE) dielectric between the center pin and the outer shield. The connector is mounted on the bottom of the mezzanine board, and the PTFE core and the center pin protrude through the top side. Because the connection is air wired through the protruding center pin to a pad on the top side of the board, all of the critical high impedance traces are on the top side of the board is therefore eliminated. A metal shield on the top side is included to prevent electrostatic interference.

By default, the components on the mezzanine board are configured and preassembled as shown in Table 1.

| Component            | Value                                                                                                                                                                                                                                                                                                         |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R1                   | 0 Ω                                                                                                                                                                                                                                                                                                           |
| R2, R3, R4, R6       | Open                                                                                                                                                                                                                                                                                                          |
| R5                   | 0Ω                                                                                                                                                                                                                                                                                                            |
| Feedback<br>Resistor | A 10 G $\Omega$ glass resistor is placed on the Teflon<br>supports of the main board. One of its leads<br>(the high impedance lead) is plugged into the<br>single pin socket, P2, on the mezzanine board,<br>and the other is soldered to J4 on the data<br>acquisition board (this is a low impedance node). |

With a 10 G $\Omega$  feedback resistor and an output voltage range of 4.96 V, the corresponding input current range is ±496 pA.

# Transimpedance Amplifier Configuration with SMT Resistor

For applications that may not need the low leakage afforded by a glass resistor, R2 is a combined footprint that allows using an SMT resistor of 0805, 1206, 1210, or 2510 size. The transimpedance amplifier configuration is shown in Figure 4.

## CN-0407



Figure 4. TIA Configuration with SMT Resistor

In this configuration, remove the glass resistor lead from P2 on the mezzanine board and use the desired resistor at R2 instead. In this configuration, a small metal shield (provided separately) that fits over just the mezzanine board results in a smaller profile, and the mezzanine board can be removed to be evaluated either individually or as part of an end system separate from the data acquisition board.

## Buffer Configuration for High Impedance Voltage Output Sensors

The mezzanine board also includes pads to configure the amplifier as a buffer or noninverting amplifier for high impedance voltage output sensors. To configure the board for voltage conditioning, connect a solid wire from the center pin of the SMA connector to the +IN pad and use the settings in Table 2.

| Component  | Value                   |
|------------|-------------------------|
| R1, R5, R6 | Open                    |
| R2, R3     | Values for desired gain |
| R4         | 0 Ω                     |

With the settings in Table 2, the SMA shield is connected to the guard voltage. Use the poke-home connector, J5 (bottom side of mezzanine board), to connect a ground reference to the circuit.

When the board is configured in voltage buffer mode, as shown in Figure 5, the output is limited to approximately –4.96 V to +3.5 V because of the common-mode input voltage range of the ADA4530-1. If the amplifier is configured with closed-loop gains larger than 1, the input range must be limited to maintain the common-mode range of the amplifier inputs.



Figure 5. High Input Impedance Voltage Buffer Configuration

## Data Acquisition Board (EVAL-CN0407-2-SDPZ)

The data acquisition board (EVAL-CN0407-2-SDPZ) contains power management, digital isolation, a 24-bit ADC, and a precision voltage reference. In addition to mating with the mezzanine board, this board also mates with the SDP-S board, which in turn connects to a PC via a USB connection. A detailed schematic and layout of the data acquisition board can be found in the CN-0407 Design Support Package at www.analog.com/CN0407-DesignSupport.

#### **Power Management**

Figure 6 shows a simplified diagram of the power management section that is located on the data acquisition board. A 9 V dc external power supply, connected to the J1 barrel connector, powers the mezzanine board, ADC, and digital isolation section. The input circuitry includes protection against overvoltage transients and against reverse voltage. Three ADP7118 low noise linear regulators generate 5 V for the ADA4530-1, 2.5 V for the analog front end of the AD7172-2 ADC, and 3.3 V for the digital input/output lines and the isolators. The SDP-S board provides power for the isolated section of the board.



Figure 6. Simplified Block Diagram of Power Supply

An on-board LED provides an indication that power is on and the system is working correctly. Because some applications may use sensitive light sensors, the evaluation software includes an option to turn off DS1 while the board is acquiring data.

The inverting buck regulator built around the ADP2442 takes the dc input and generates approximately –5.8 V. The switching controller operates in fixed frequency mode (forced PWM), which results in lower efficiency (when compared with pulseskipping mode) but maintains a constant switching frequency at close to 1 MHz, which makes it easy to filter out. Because the entire system consumes less than 5 mA from the negative supplies, the low power supply efficiency is not a concern.

The output of the inverting buck regulator supplies two ADP7182 negative linear regulators to provide -2.5 V for the AD7172-2 and -5 V for the ADA4530-1.

A detailed schematic and layout of the data acquisition board including the power management circuits, can be found in the CN-0407 Design Support Package at www.analog.com/CN0407-DesignSupport.

### ADC and Reference

The output of the mezzanine board has an output voltage range of up to  $\pm 5$  V, whereas the AD7172-2 ADC has an input range of  $\pm 2.5$  V. A 10 k $\Omega$ /10 k $\Omega$  matched resistor divider attenuates the output of the mezzanine board by a factor of two. To minimize any offset errors due to the ADC, an ADG1419 single-pole/ double-throw (SPDT) analog switch shorts the input of the resistor divider to ground and allows the software to measure the offset error due to the ADC and resistor divider. When offset cancellation is enabled, the software subtracts the measured offset from every reading. Any remaining offset is due only to the ADA4530-1 circuitry.

The GPIO0 digital line (EN\_ADCOFFSETCAL) from the AD7172-2 controls the position of the ADG1419 switch. The software writes to register GP\_DATA0, resulting in either a 0 or 1 output on GPIO0. The output is referenced to -2.5 V; therefore, the ground pin of the ADG1419 is connected to -2.5 V rather than ground.

The ADR4525 provides a low noise, high accuracy reference to the ADC. The ADC front end is powered from  $\pm 2.5$  V; therefore, the ADR4525 GND pin is also tied to the -2.5 V supply. This connection develops the 2.5 V reference voltage between the REF+ and REF- pins of the AD7172-2.

## Trigger In and Trigger Out

The EVAL-CN0407-SDPZ board includes trigger in and trigger out controls to simplify interfacing the board to external equipment. Both the trigger in and trigger out signals use standard TTL levels. When trigger in is enabled through software, the system waits for a rising edge on trigger in before starting to acquire data. Similarly, when trigger out is enabled, the system outputs a rising edge when starting to acquire data.

### Cleaning and Handling the Mezzanine Board

It is important to always handle the mezzanine boards by the edges and never touch the area within the SHIELD1 shield outline.

If any rework is done to components on the mezzanine board, the board must be properly cleaned to remove any contaminants, such as solder flux, saline moisture, dirt, and dust to maintain its low leakage performance. Any contaminants can severely degrade its femtoampere performance.

An effective cleaning procedure consists of the following steps:

- Soak the board in an ultrasonic bath with cleanroom-grade isopropyl alcohol for 15 minutes. Ultrasonic cleaning uses ultrasound at a high frequency, creating cavitation in the cleaning solution. This process helps to remove contaminants on the surface of the board and in areas under soldered components that are hard to reach. The next cleaning steps require using fresh isopropyl alcohol.
- 2. Remove the board from the ultrasonic bath with a pair of forceps. Rinse and flush the board with isopropyl alcohol to remove any contaminant residue.
- 3. Flood the board with isopropyl alcohol and gently scrub it with an acid brush. Concentrate on areas between the U1 pins, J1, the guard rings, and the area within the shield outline.
- 4. Rinse and flush the board with isopropyl alcohol.
- 5. Use a final flush for the top and bottom of the board with isopropyl alcohol.
- Use compressed dry air to dry the board. Blow air around the U1 pins, the input traces to J1, and the guard ring area. Be sure to direct the compressed air under J1 and U1 as well.
- 7. To make sure that the board is completely dry, bake the board in the oven at 125°C for 15 minutes.
- 8. After cleaning, remember to place the metal shield on the board. The metal shield helps prevent any contact to the guarded area.

## **COMMON VARIATIONS**

For higher range of current measurement, use the AD8605/ AD8606/AD8608 or AD8615/AD8616/AD8618. These amplifiers feature higher input bias current in the picoampere range in exchange for a wider bandwidth.

Other ADCs suitable for data acquisition include the 24-bit AD7175-2 and AD7124-4.

## **CIRCUIT EVALUATION AND TEST**

This circuit uses the EVAL-CN0407-SDPZ evaluation board and the SDP-S system demonstration platform (EVAL-SDP-CS1Z) evaluation board.

The evaluation software communicates with the SDP-S board to capture data from the EVAL-CN0407-SDPZ.

### **Equipment Needed**

The following equipment is needed:

- PC with USB port and Windows<sup>®</sup> XP, Windows Vista (32-bit), or Windows 7 (32-bit)
- EVAL-CN0407-SDPZ evaluation board, includes low leakage mezzanine board (EVAL-CN0407-1- SDPZ) and data acquisition board (EVAL-CN0407-2-SDPZ)
- SDP-S board (EVAL-SDP-CS1Z)
- 9 V dc power supply or wall wart
- EVAL-CN0407-SDPZ evaluation software, available for download at ftp://ftp.analog.com/pub/cftl/CN0407/

In addition, a high quality coaxial cable assembly to connect the desired signal to the board is recommended.

#### Functional Block Diagram of Test Setup

Figure 7 shows a functional block diagram of the test setup.



Figure 7. Test Setup Functional Block Diagram

#### **Getting Started**

Download the evaluation software (available at ftp://ftp.analog.com/pub/cftl/CN0407/) and install it by running the **setup.exe** file.

Connect the EVAL-CN0407-SDPZ and SDP-S boards together, and connect the SDP-S board to the PC with a USB cable. Connect the 9 V dc power supply to the EVAL-CN0407-SDPZ board and load the user interface installer software, named **CN0407 Evaluation Software**, located under **Program Files**, **Analog Devices**. When USB communications are established, the SDP-S board can send, receive, and capture serial data from the EVAL-CN0407-SDPZ.

The SDP-S user guide (UG-291) contains additional information regarding the SDP-S board.

The AN-1373 application note provides more information regarding low current measurements.

#### **Running the Evaluation Software**

The evaluation software has a **Sampled Data** tab where time and frequency domain data are displayed, and a **Configuration** tab that allows setting parameters such as triggering, offset correction, board configuration, and manual calibration.

### **Configuration Tab**

Figure 8 shows the **Configuration** tab. The **Triggering** section includes a graphical depiction of the trigger functionality. Select the desired check boxes to enable the trigger in or trigger out, and enter the desired delay between the trigger in signal, the trigger out signal, and when the ADC starts acquiring data. Select the **Offset Cancellation** box to measure and remove the offset error due to the ADC input offset and input bias current.



#### Figure 8. Configuration Tab

Set the **Board Configuration** (in the **Amplifier Configuration & Calibration Parameters** section) to match the configuration of the amplifier on the mezzanine board. Because the amplifier ships configured in transimpedance mode, the default setting is **Current Input**. In this mode, the feedback resistor control is visible to allow changing it to values different from the factory configuration. By default, it is set to 10 G $\Omega$ . The **Full Scale Input Range** value represents the full-scale input of the system, referred to the input, and it is calculated based on the value of the feedback resistor or the specified gain when configured as a voltage buffer.

In addition to the offset compensation, the user can also apply manual system calibration by providing a gain and offset value. By default, **Offset Adjustment** is set to 0 and **Gain Adjustment** is set to 1.

## **Circuit Note**

The data presented in the evaluation software corresponds to the following equation:

Output Measurement = (Raw Reading + Offset Adjustment) × Gain Adjustment

The **LED Configuration** section of the **Configuration** tab controls the LEDs on the board. Clicking **General Purpose LED** turns the corresponding LED, DS2 (refer to corresponding detailed schematic from the CN-0407 Design Support Package), on and off. Clicking **General Purpose LED** is a quick way to verify that the system is communicating with the evaluation software. In addition, **Turn off Board LEDs During Sampling** turns off the power (DS1) and general-purpose LED (DS2) while the ADC is acquiring data. When using a photodiode or other light sensors, turning off the LEDs on the board may improve the measurements.

#### Sampled Data Tab



Figure 9. Sampled Data Tab

The **Sample Rate** dropdown box selects the ADC output data rate between 0.83 SPS and 867.3 SPS.

After selecting the desired sampling rate, select the acquisition buffer size in seconds. This selection determines how much data is displayed on screen and retained in memory. Click **Start Sampling** to begin acquiring data from the board. For output data rates of 19.99 SPS and slower, the display is updated continuously as a rolling window. For output data rates greater than 19.99 SPS, the update rate of the chart is equal to the time duration of the acquisition window. The status bar at the bottom of the screen counts down the time remaining until the next update.

In **Continuous** acquisitions, the system continues to acquire data until the user clicks **Stop Sampling**. In **Single** acquisition, the system stops after reaching the specified **Buffer Size**.

Above the **Start Sampling** button, indicators display time domain information such as the dc value of the signal and the standard deviation. When measuring a dc input, the standard deviation is equal to the rms noise of the signal. The lower section of the **Sampled Data** tab displays the frequency domain data from the system. The controls on the right configure the frequency domain chart as either power spectrum or power spectral density. The user can also configure the type of window, enable averaging, and configure the number of averages to perform. When displaying the power spectrum plot, use the Y-axis scaling control to set the Y-axis units to either dB of full scale or linear units (volts or amps, depending on the board configuration).

Click **Save Data To CSV File** to save the current time and frequency domain charts to two comma separated files.

#### **Testing the System**

Connect the external power supply and launch the evaluation software. The software is able to communicate with the EVAL-CN0407-SDPZ if the Analog Devices system development platform driver appears in Windows **Device Manager**. When USB communications are established, the SDP-S board can send, receive, and capture serial data from the EVAL-CN0407-SDPZ.

To measure system noise, make sure the shield is installed on the board, and do not connect anything to the input SMA connector. For best performance, place the entire assembly inside a metal box, which is electrically connected to ground.

In the **Configuration** tab, check the **Offset Cancellation** box, and make sure that the system is configured as **Current Input** with a 10 G $\Omega$  resistor. In the **Sampled Data** tab, select the desired sampling rate from the dropdown box and click **Start Sampling**. Thermal noise from the 10 G $\Omega$  resistor can dominate system noise; therefore, for best performance, select the lowest acceptable sampling rate. For example, Figure 10 shows the system noise when sampling at 0.83 SPS for 120 minutes. The resulting rms noise is 1.4 fA with a dc value of -150 aA.



Figure 10. Sampled Data with an Open Input at 0.83 SPS

## CN-0407

Figure 11 and Figure 12 show photographs of the EVAL-CN0407-SDPZ, including the low leakage mezzanine board and the data acquisition board.



Figure 11. EVAL-CN0407-SDPZ (Without Shield Installed)



Figure 12. EVAL-CN0407-SDPZ Photograph (with Shield Installed)

## **LEARN MORE**

CN-0407 Design Support Package: www.analog.com/CN0407-DesignSupport AN-1373 Application Note. *ADA4530-1 Femtoampere Level Input Bias Current Measurement*. Analog Devices.

- ADA4530-1R-EBZ User Guide (UG-865). ADA4530-1 8 Lead SOIC Package Evaluation Board. Analog Devices.
- MT-035 Tutorial. Op Amp Inputs, Outputs, Single-Supply, and Rail-to-Rail Issues. Analog Devices.
- MT-101 Tutorial. Decoupling Techniques. Analog Devices.

#### Data Sheets and Evaluation Boards

ADA4530-1 Data Sheet AD7172-2 Data Sheet ADR4525 Data Sheet ADP2442 Data Sheet ADG1419 Data Sheet ADP7118 Data Sheet ADP7182 Data Sheet ADUM3151 Data Sheet

### **REVISION HISTORY**

| 2/2019—Rev. 0 to Rev. A |  |
|-------------------------|--|
|-------------------------|--|

Changes to Figure 3......3

4/2017—Revision 0: Initial Version

(Continued from first page) Circuits from the Lab reference designs are intended only for use with Analog Devices products and are the intellectual property of Analog Devices or its licensors. While you may use the Circuits from the Lab reference designs in the design of your product, no other license is granted by implication or otherwise under any patents or other intellectual property by application or use of the Circuits from the Lab reference designs. Information furnished by Analog Devices is believed to be accurate and reliable. However, Circuits from the Lab reference designs are supplied "as is" and without warranties of any kind, express, implied, or statutory including, but not limited to, any implied warranty of merchantability, noninfringement or fitness for a particular purpose and no responsibility is assumed by Analog Devices for their use, nor for any infringements of patents or other rights of third parties that may result from their use. Analog Devices reserves the right to change any Circuits from the Lab reference designs at any time without notice but is under no obligation to do so.

©2017-2019 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. CN15282-0-2/19(A)

