## 2-channel high-side driver with STi<sup>2</sup>Fuse protection for automotive power distribution applications # Wir 2025 QFN 6x6 mm #### Product status link VNF9D5F | Product summary | | | | | |-----------------|---------------|--|--|--| | Order code | VNF9D5FTR | | | | | Package | QFN 6x6 | | | | | Packing | Tape and reel | | | | #### **Features** | Channel | Channel V <sub>CC</sub> | | I <sub>LIMH</sub> typ. | | |---------|-------------------------|--------|------------------------|--| | 0, 1 | 28 V | 5.9 mΩ | 75 A | | - AEC-Q100 qualified - General - Dual channel with 24-bit ST-SPI for full diagnostic and digital current sense feedback - Integrated 10-bit ADC for digital current sense - Integrated PWM engine with independent phase shift and frequency generation (for each channel) - Programmable Bulb/LED mode for all channels - Advanced limp-home functions for robust fail-safe system - Very low standby current - Optimized electromagnetic emissions - Very low electromagnetic susceptibility - Control through direct inputs and/or SPI - Compliant with European directive 2002/95/EC - Capacitive loads charging mode - Diagnostic functions - Digital proportional load current sense - Synchronous diagnostic of overload, short to GND and harness protection - Asynchronous diagnostic of output shorted to V<sub>CC</sub> and OFF-state open-load - Built In Self-Test for ADC and harness protection - Programmable case overtemperature warning - Protections - Full configurable wire harness protection (STi<sup>2</sup>Fuse) - Load current limitation - Self-limiting of fast thermal transients - Latch-off or programmable time limited auto restart (power limitation and overtemperature shutdown) - Undervoltage shutdown - Overvoltage clamp - Load dump protected - Protection against loss of ground #### **Description** The VNF9D5F is a device made using STMicroelectronics VIPower technology. It is intended for driving resistive or inductive loads directly connected to the ground. The device is protected against voltage transients on the $V_{CC}$ pin. Programming, control, and diagnostics are implemented via the SPI bus. A digital current sense feedback for each channel is provided through an integrated 10-bit ADC. Dedicated trimming bits allow adjusting the ADC reference current. The device is equipped with 2 outputs controllable via SPI or 2-OTP assignable direct inputs. Real-time diagnostic is available through the SPI bus (open-load, output short to $V_{CC}$ , overtemperature, communication error, power limitation or latch off). The device detects open-load in OFF-state conditions. The VNF9D5F embeds the STMicroelectronics proprietary $I^2t$ functionality, featuring an intelligent circuit breaking aimed at protecting PCB traces, connectors and wire harness from overheating, with no impact on load transients like inrush currents and capacitance charging. This function is set by two parameters called $I_{NOM}$ and $t_{NOM}$ : there are 3 dedicated bits, per each parameter, to set respectively $I_{NOM}$ (nominal current) and $t_{NOM}$ (nominal timing). The $I^2t$ curve parameters can be individually set per each channel. The VNF9D5F can limit the dissipated power to a safe level up to thermal shutdown intervention. Thermal shutdown can be configured as latched off or programmable time limited auto restart. The output current limitation protects the device in case of overload. The device enters a fail-safe mode in case of communication loss with the microcontroller, reset of digital memory or watchdog monitoring time-out event. In fail-safe mode, the 2 outputs can be directly controlled by dedicated, assignable direct inputs. It is also possible to configure the VNF9D5F in parallel mode (CH0//CH1) through a dedicated OTP bit. The VNF9D5F features an operative condition called capacitive charging mode (CCM), which is available in both fail-safe and normal device states and with channels configured in bulb mode. DS13946 - Rev 7 page 2/109 ## 1 Block diagram and pin description Vcc Clamp Channel 0 Undervoltage Current Limitation $V_{REG}$ VREG d OUT₀ OUT<sub>1</sub> Off state Openload Output shorted to Vcc Current Sense $\rm V_{\rm DD}$ Current Sense CSN Current Sense Multiplexer Temperature Monitoring SDI 24-bit SPI SDO SCK Logic **Current Sense** Shadow Programmable PWM\_CLK Registers PWM Engine Protection 5-bit Priority STDBY\_NOT phase ADC BIST Fallback clock Manager OTP / Limp shift (400kHz) Home $DI_0$ i²t BIST $\mathsf{DI}_1$ Bulb / Led Mode Capacitive Charging (CCM) Blanking Time GND Figure 1. Block diagram DS13946 - Rev 7 page 3/109 Figure 2. Connection diagram \*: Electrically connected to TAB. Those pins are intented for thermo-mechanical purpose only. They have to be soldered, but must be electrically isolated at PCB level. Table 1. Pin functionality description | Pin# | Name | Function | |------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------| | TAB | VCC | Battery connection: this is the backside TAB and is the direct connection to drain Power MOSFET switches. | | 1-4 | OUTPUT1 | Power OUTPUT 1: direct connection to the source Power MOSFET channel 1. | | 5, 20 | N.C. | Not connected pin. | | 6-8, 25-32 | N.C. | Not connected pin. | | 9, 10 | DI0, DI1 | Direct input: direct control for OUTx in limp-home mode. Configurable as OR combination with the relevant SPI OUTx control bit in normal mode. | | 11 | PWM_CLK | External clock of PWM engine. | | 12 | CSN | Chip select not (active low): it is the selection pin of the device. It is a CMOS compatible input. | | 13 | SCK | Serial clock: it is a CMOS compatible input. | | 14 | SDI | Serial data input: transfers data to be written serially into the device on the SCK rising edge. | | 15 | SDO | Serial data output: transfers data serially out of the device on the SCK falling edge. | | 16 | VDD | DC supply input for the SPI interface. 3.3 V and 5 V compatible. | DS13946 - Rev 7 page 4/109 | Pin# | Name | Function | |-------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 17 | GND | Ground connection: this pin serves as the ground connection for the logic part of the device. | | 18 | VREG | DC output of internal preregulator (4.7 V) generated from $V_{CC}$ to supply VREG pin and digital control circuit. Connect a low ESR capacitor (2 $\mu$ F) in series with a resistor (120 $\Omega$ ) close to this pin referenced to device ground. | | 19 | STDBY_NOT | Standby mode enabler (active low). | | 21-24 | OUTPUT0 | Power OUTPUT 0: direct connection to the source Power MOSFET channel 0. | DS13946 - Rev 7 page 5/109 ## 2 Functional description #### 2.1 Device interfaces - SPI: bi-directional interface, accessing RAM/ROM registers (CSN, SCK, SDI, SDO). - PWM\_CLK: PWM engine external clock. - Dlx: multipurpose pins configurable through OTP. - MCUext bit = 1 (default): input pins for outputs control while the device is in fail-safe mode or normal mode. - MCUext bit = 0: DI0 assumes digital diagnostic function while DI1 works as global I²t protection unlatch controller (active high). - V<sub>REG</sub>: DC output of internal preregulator (4 V–6 V). DC supply input for the digital control part. A capacitor in series with a resistor should be connected between this pin and GND - V<sub>DD</sub>: DC supply of the SPI Interface. 3.3 V and 5 V compatible. A further external diode might be connected from V<sub>DD</sub> pin (anode) to V<sub>REG</sub> pin (cathode) to ensure a redundant supply to the digital part. - STDBY\_NOT: Standby mode enabler (active low). DS13946 - Rev 7 page 6/109 #### 2.2 State diagrams and operating modes The device and the channel state diagrams are reported in Figure 3 and Figure 4 respectively; whilst the Table 2 shows the description of the operating modes. Figure 3. Device state diagram (1) SPI communication only if VDD is present. As showed in the above figure, the device features five different operating modes: - Standby mode - Fail-safe mode - Pre-standby mode - Normal mode - Sleep mode The entering/leaving conditions as well as the operating modes characteristics are described in the Table 2. DS13946 - Rev 7 page 7/109 Table 2. Operating modes | Operating mode | Entering conditions | Leaving conditions | Characteristics | |------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Start: transition phase (not operating mode) where neither V <sub>REG</sub> nor V <sub>CC</sub> are available. | - | The device leaves this phase to enter sleep mode when: System startup, V <sub>CC</sub> present | VREG < VREG_POR_H VCC < VUSD Outputs: OFF SPI: inactive Registers: reset values Diagnostics: not available | | Sleep mode:<br>in this state, the<br>device has very low<br>consumption<br>(I <sub>DDstdby</sub> , I <sub>SOFF</sub> ) | From start phase: as soon as V <sub>bat</sub> > V <sub>USD</sub> is applied to V <sub>CC</sub> pin From normal or fail-safe mode or pre-standby mode or standby mode: V <sub>REG</sub> < V <sub>REG_POR_L</sub> | The device leaves this state to enter fail-safe mode when: • V <sub>REG</sub> > V <sub>REG_POR_H</sub> | VREG < VREG_POR_H Outputs: OFF SPI: inactive Registers: reset values Diagnostics: not available Very low supply current from VDD and VCC | | Standby mode:<br>in this state, the<br>device has low<br>consumption | From pre-standby mode: As soon as STDBY_NOT low AND (CSN high OR V <sub>DD</sub> < V <sub>DD_TH</sub> ) AND all I²t counters = 0 AND t <sub>stdby</sub> elapsed | The device leaves this state to enter sleep mode when: VREG < VREG_POR_L; The device leaves this state to enter fail-safe mode when: STDBY_NOT high OR (CSN low AND VDD > VDD_TH) | VREG > VREG_POR_H Outputs: OFF SPI: inactive Registers: not readable Diagnostics: not available Low supply current from VDD and VCC | | Fail-safe mode:<br>(Limp-home) | • From pre-standby mode: STDBY_NOT = 1 OR (CSN low AND V <sub>DD</sub> > V <sub>DD_TH</sub> ) • From standby mode: [STDBY_NOT = 1 OR (CSN low AND V <sub>DD</sub> > V <sub>DD_TH</sub> )] AND V <sub>REG</sub> > V <sub>REG_POR_H</sub> • From normal mode: EN_bit = 0 OR WDTB timeout (t <sub>WDTB</sub> ) OR SW reset • From sleep mode: [STDBY_NOT = 1 OR (CSN low AND V <sub>DD</sub> > V <sub>DD_TH</sub> )], V <sub>REG</sub> > V <sub>REG_POR_H</sub> | If V <sub>REG</sub> < V <sub>REG_POR_L</sub> , the device enters sleep mode If STDBY_NOT = 0 AND (CSN high OR V <sub>DD</sub> < V <sub>DD_TH</sub> ) for at least t <sub>prestdby</sub> , the device enters pre-standby mode If the SPI sends the following sequence, the device enters normal mode: 1st communication frame: UNLOCK bit = 1 2nd communication frame: EN bit = 1 AND GOSTBY bit = 0 This procedure avoids entering the normal mode unintentionally. | VREG > VREG_POR_H Outputs: according toDlx, DIOTPx, MCUext SPI: active Registers: read/write possible, cleared if entered after SW reset Diagnostics: available through SPI, ADC conversion available only in asynchronous mode Reset bit: set to 1 if the last state is Standby mode or in case the last command is a SW reset; it is reset to 0 at the first SPI access Protections: available. In case of over temperature or power limitation, the outputs work in auto-restart. Harness protection: available for all channels. The channels are configured in autorestart mode if MCUext bit = 1 | DS13946 - Rev 7 page 8/109 | Operating mode | Entering conditions | Leaving conditions | Characteristics | |--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Normal mode:<br>the transition to this<br>device state is<br>possible ONLY from<br>fail-safe state. | • If it is in fail-safe AND the SPI sends the following sequence: 1st communication frame: • UNLOCK = 1 2nd communication frame: • GOSTBY = 0 AND EN = 1 This procedure avoids entering the normal mode unintentionally. | If V <sub>REG</sub> < V <sub>REG_POR_L</sub> , the device enters the sleep mode If the SPI clears the EN bit (EN bit = 0), the device enters the failsafe If WDTB is not toggled within the timeout period t <sub>WDTB</sub> , the device enters fail-safe mode If the SPI sends a SW reset, the device enters the fail-safe mode and all the registers are cleared If the SPI sends the following sequence, the device enters the pre-standby mode: 1st communication frame: UNLOCK bit = 1 AND EN bit = 1 2nd communication frame: GOSTBY bit = 1 AND EN bit = 0 This procedure avoids entering the pre-standby mode unintentionally. | Outputs: according to SPI register settings and/or DIx SPI active Diagnostic: available Registers: read/write is allowed Protections: available. The outputs can be set to "latch" or "time limited auto-restart". In "time limited auto-restart". In "time limited auto-restart" automatically switched on after an over temperature or power limitation event for a limited cumulated time duration; whilst in "latch", the relevant status register must be cleared to switch them on again. Harness protection: available for all channels. The channels are configured in latch mode; Reset bit = 0 Regular toggling of WDTB is necessary within timeout period twDTB | | Pre-standby mode | If it is in fail-safe mode AND STDBY_NOT low AND (CSN high OR VDD < VDD_TH) for a time t > tprestdby If it is in normal mode AND the SPI sends the following sequence: 1st communication frame: UNLOCK = 1 AND EN = 1 2nd communication frame: GOSTBY = 1 AND EN = 0 (It is recommended to set also UNLOCK = 0, in this second frame). This procedure avoids entering the pre-standby mode unintentionally. | To fail-safe mode: If STDBY_NOT = 1 OR (CSN low and $V_{DD} > V_{DD_TH}$ ) To standby mode: If STDBY_NOT = 0 AND (CSN high or $V_{DD} < V_{DD_TH}$ ) AND all I²t counters = 0 and tstdby elapsed To sleep mode: $V_{REG} < V_{REG\_POR\_L}$ | Outputs: OFF SPI: active Diagnostic: available Registers: read/write is allowed Protections: active I't counters decreasing and t <sub>stdby</sub> timer running | | Capacitive charging mode (CCM): this is not device operating mode, but channel specific operating mode | From fail-safe mode: • If MCUext = 1 AND after 5 consecutive rising edges on DIx pins within t <sub>CCM_EN</sub> , the corresponding channels will enter CCM, according to DIx OTP configuration. • If MCUext = 0 AND after 5 consecutive rising edges on DI1 pin within t <sub>CCM_EN</sub> , according to OTP programming, relevant channels will enter CCM. From normal mode: • Set CAPCRx bit in SOCR register. | Automatically after t <sub>CCM_DIS</sub> time frame in both fail-safe and normal states. In normal mode, also through a SPI frame, setting EXIT_CAPCRx bit in SOCR register whenever within t <sub>CCM_DIS</sub> time frame | Harness protections: disabled LED mode: disabled SPI: active Latch-OFF delay time (t <sub>D_RESTART</sub> ) after TSD event is disabled Related parameters reported in Table 67 | DS13946 - Rev 7 page 9/109 | Operating mode | Entering conditions | Leaving conditions | Characteristics | |--------------------------------|----------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | Digital current-sense diagnostic:<br>not available | | | | | Output stages are off regardless SPI or DIx status | | | | | SPI: active | | | | | Diagnostic: available | | | | | Registers: reading is possible | | | | | V <sub>CCUV</sub> flag set, SPI registers content retained | | | | If V <sub>DD</sub> present AND<br>V <sub>REG</sub> > V <sub>REG_POR_H</sub> | If V <sub>CC</sub> > V <sub>USD</sub> + V <sub>USDhyst</sub> , the device comes back to the last mode and the V <sub>CCUV</sub> flag is cleared. | | | Any mode: V <sub>CC</sub> < V <sub>USD</sub> | | If $V_{REG} < V_{REG\_POR\_L}$ during $V_{CC}$ increasing, the device is reset: the last operation mode is lost, the logic part is unpowered and the device enters Standby mode as soon as $V_{CC} > V_{USD} + V_{USDhyst}$ . | | Battery | | | During this case, if the DIx is changed, the operation mode is not changed and the output state will be changed accordingly after V <sub>CC</sub> recovering. | | undervoltage: transition phase | | | Digital current-sense diagnostic: not available | | (not device operating mode) | | | Output Stages are off regardless SPI or DIx status | | | | If V <sub>DD</sub> NOT present AND V <sub>REG</sub> > V <sub>REG_POR_H</sub> | SPI: active but communication not possible | | | | | Diagnostic: NOT available | | | | | Registers: reading is not possible | | | | | • V <sub>CCUV</sub> flag set, SPI registers content retained.<br>SPI register content reading always possible | | | | | If $V_{CC} > V_{USD} + V_{USDhyst}$ , the device comes back to the last mode and the $V_{CCUV}$ flag is cleared. | | | | | In this case, the operation mode is not changed and the output state is changed accordingly after $V_{\text{CC}}$ recovering. | | | | | Digital current-sense diagnostic: not available | | | | lev v | Output stages are off regardless SPI or DIx status | | | | If V <sub>REG</sub> < V <sub>REG_POR_L</sub> | The device is reset, the last operation mode is lost, the logic is unpowered and the device enters sleep mode as soon as $V_{CC} > V_{USD} + V_{USDhyst}$ . | #### Transition to fail-safe mode from sleep mode and standby mode It is mandatory to send a software reset command after the transition to fail-safe mode from sleep mode or standby mode. #### Transition to fail-safe mode from normal mode, using the SPI register Only one frame is needed: write "CTRL" 0x0001. DS13946 - Rev 7 page 10/109 | Table 3. | Frame 1 | write CTRL | 0x0001) | |----------|---------|------------|---------| |----------|---------|------------|---------| | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|----------|----------|----------|----------|----------|----------|----------|----------| | CMD | OC1 | OC0 | Address | | | | | | | CIVID | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | | DATA1 | GOSTBY | UNLOCK | Not Used | Not Used | EN | PWM_TRIG | Not Used | Not Used | | DAIAI | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | DATAS | LOCKbit5 | LOCKbit4 | LOCKbit3 | LOCKbit2 | LOCKbit1 | LOCKbit0 | PWMSYNC | Parity | | DATA2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | #### Transition to fail-safe mode from normal mode by SW-reset SPI Reset occurs by using the "read device information" command (applicable only on ROM area) at the reserved ROM address 0x3F. This is equivalent of sending a 0xFF command. Only one frame is needed: read "ROM" 0x3F 0x--. Table 4. Frame 1: read (ROM) 0x3F 0x-- | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |-------|------------------|-------|-------|---------|-------|-------|-------|-------|--| | CMD | OC1 | OC0 | | Address | | | | | | | CIVID | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | DATA1 | X <sup>(1)</sup> | X | X | X | X | X | X | Х | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | DATA2 | X | X | Х | X | X | Х | X | Х | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | <sup>1.</sup> X = do not care. At least one of these bits must be zero, as 0xFFFF frame is not allowed. The entry to the Fail Safe mode can occur due to the CSN timeout. In this specific case, the following procedure must be executed to leave the Fail Safe mode: - Removing the cause of the CSN stuck - Toggling the CSN pin for a min t<sub>SHCH</sub> (time to release the SDO line), see parameter in Table 51 - Sending the SPI frames If the above procedure is not respected, the first SPI frame will be rejected and the state transition will fail. #### Transition from fail-safe mode to normal mode is performed by two special SPI sequences - Frame 1: write "CTRL"0x4000 - Frame 2: write "CTRL"0x0800 Table 5. Frame 1 (write CTRL0x4000) | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|-----------|-----------|----------|----------|----------|--------------|----------|----------| | CMD | OC1 | OC0 | | | Ade | dress | | | | CIVID | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | | DATA1 | GOSTBY | UNLOCK | Not Used | Not Used | EN | PWM_<br>TRIG | Not Used | Not Used | | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | DATA2 | LOCKbit 5 | LOCKbit 4 | LOCKbit3 | LOCKbit2 | LOCKbit1 | LOCKbit0 | PWMSYNC | Parity | | DATA2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | DS13946 - Rev 7 page 11/109 Table 6. Frame 2 (write CTRL0x0800) | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | |-------|-----------|-----------|----------|----------|----------|----------|----------|----------|--|--| | CMD | OC1 | OC0 | | Address | | | | | | | | CIVID | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | | | | DATAA | GOSTBY | UNLOCK | Not Used | Not Used | EN | PWM_TRIG | Not Used | Not Used | | | | DATA1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | | | DATA2 | LOCKbit 5 | LOCKbit 4 | LOCKbit3 | LOCKbit2 | LOCKbit1 | LOCKbit0 | PWMSYNC | Parity | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | #### Transition from normal mode to pre-standby mode using SPI: two frames needed Frame 1: write "CTRL"0x4800Frame 2: write "CTRL"0x8000 Table 7. Frame 1 (write CTRL 0x4800) - Normal mode to pre-standby mode | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|-----------|-----------|----------|----------|----------|----------|----------|----------| | CMD | OC1 | OC0 | | | A | ddress | | | | CIVID | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | | DATA1 | GOSTBY | UNLOCK | Not Used | Not Used | EN | PWM_TRIG | Not Used | Not Used | | DAIAI | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | | DATAS | LOCKbit 5 | LOCKbit 4 | LOCKbit3 | LOCKbit2 | LOCKbit1 | LOCKbit0 | PWMSYNC | Parity | | DATA2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 8. Frame 2 (write CTRL 0x8000)-Normal mode to pre-standby mode | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|-----------|-----------|----------|----------|----------|----------|----------|----------| | CMD | OC1 | OC0 | | | A | ddress | | | | CIVID | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | | DATA1 | GOSTBY | UNLOCK | Not Used | Not Used | EN | PWM_TRIG | Not Used | Not Used | | DAIAI | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | DATAS | LOCKbit 5 | LOCKbit 4 | LOCKbit3 | LOCKbit2 | LOCKbit1 | LOCKbit0 | PWMSYNC | Parity | | DATA2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | DS13946 - Rev 7 page 12/109 Figure 4. Channel state diagram (CCM) #### From fail-safe mode: - MCUext = 1 AND after 5 consecutive rising edges on DIx pins within tCCM\_EN (channels according to DIx OTP configuration). - MCUext = 0 AND after 5 consecutive rising edges on DI1 pin within tCCM\_EN (relevant channels according to OTP programming) #### From normal mode: - $\bullet$ setting EXIT\_CAPCRx bit in SOCR register whenever within tCCM\_DIS time - Automatically after t<sub>CCM\_DIS</sub> time elapsed DS13946 - Rev 7 page 13/109 #### 3 Protections #### 3.1 Thermal case temperature monitoring and pre-warning Case-temperature is constantly monitored via a 10-bit ADC converter and data is available in the dedicated status register (thermal sensor voltage register, address 0x31h). Three different thermal warnings TW1, TW2, TW3 will be mirrored in all the OUTSRx status registers (addresses from 0x20h to 0x21h), referring to 120 °C, 130 °C and 140 °C frame temperature thresholds, respectively. On top of that, the content of TW1 bit is reflected in the Global Status Byte (bit1 – $T_{CASE}$ ). This bit is set if the frame temperature is greater than the threshold (120 °C) and can be used as a global temperature pre-warning. The bit is cleared automatically when the frame temperature drops below the case-temperature reset threshold ( $T_{CR1}$ ). #### 3.2 Junction overtemperature (OT) If the junction temperature of a channel rises above the shutdown temperature T<sub>TSD</sub>, an overtemperature (OT) event is detected. The channel is switched OFF and the corresponding bit in the Address OUTSRx register - Channel Feedback Status Register (CHFBSR) is set. As a consequence, the thermal shutdown bit (TSD/PL, bit 4) in the Global Status Byte and the Global Error Flag are set. In Normal Mode, each output channel can be either set in latched OFF or time limited auto-restart operation in case of a junction over temperature event. - In latched OFF operation: the output remains switched OFF until the junction temperature falls below the reset threshold T<sub>R</sub>. In order to restart the channel, after elapsing of restart delay time (t<sub>D\_RESTART</sub>), the MCU shall reset the latch-off event by refreshing the programmed value in the dedicated register (CHLOFFTCR0). The action will clear the corresponding CHLOFFSR bit in Output Status Register OUTSRx and the bit 4 (TSD/PL bit) in the Global Status Byte. - In time limited auto-restart operation: during the programmed time, the output is switched off as described and switches on again automatically when the junction temperature falls below the reset temperature T<sub>R</sub> and restart delay time (t<sub>D\_RESTART</sub>) is elapsed. In order to allow asynchronous diagnostic, the status bit is latched during OFF state of the channel and it is automatically cleared when the junction temperature falls below the thermal reset temperature (T<sub>RS</sub>) of OT detection. It has to be mentioned that the time limited autorestart (t<sub>BLANKING</sub>) and restart delay time (t<sub>D\_RESTART</sub>) are contemporarily running, so in case t<sub>BLANKING</sub> is programmed with a smaller value as t<sub>D\_RESTART</sub> the channel will stay latched-off after the first OT intervention. After the programmed time has elapsed, the output remains switched OFF and acts as latch-off mode. In fail-safe mode the channel works in auto-restart mode with restart delay time to RESTART after each OT event. Figure 5. Normal mode, short circuit - Programmable Blanking Window (PBW) > t<sub>D. RESTART</sub> DS13946 - Rev 7 page 14/109 Figure 6. Normal mode, short circuit - Programmable Blanking Window (PBW) < t<sub>D</sub> RESTART #### 3.3 Power limitation (PL) If the difference between junction temperature and case temperature ( $\Delta T = T_J - T_C$ ) rises above the power limitation threshold $\Delta T_{PLIM}$ , a power limitation event is detected. The corresponding bit in the OUTSRx register - Channel Feedback Status bit (CHFBSR) - is set. The channel is switched OFF and therefore the power limitation bit (TSD/PL, bit 4) in the Global Status Byte and the Global Error Flag are set. In normal mode, each output channel can be either set in latched OFF or time limited auto-restart operation in case of a power limitation event. - In latched off operation: the output remains switched OFF until the difference between junction temperature and case temperature (ΔT = T<sub>J</sub> T<sub>C</sub>) decreases below ΔTPLIMR. In order to restart the channel, the MCU shall reset the latch-off event by refreshing the programmed value in the dedicated register (CHLOFFTCR0). The action will clear the corresponding CHLOFFSR bit in the Output Status Register OUTSRx and bit 4 (TSD/PL) in the Global Status Byte. - In time limited auto-restart: during the programmed time, the output is switched off as described and switches on again automatically when the difference between junction temperature and case temperature (ΔT = T<sub>J</sub> T<sub>C</sub>) decreases below Δ<sub>TPLIMR</sub>. In order to allow asynchronous diagnostic, the status bit is latched during OFF-state of the channel and it is automatically cleared when the difference between junction temperature and case temperature (ΔT = T<sub>J</sub> T<sub>C</sub>) decreases below ΔT<sub>PLIMRS</sub>. After the programmed time has elapsed, the output remains switched OFF and acts as in latch-off mode. - In Fail Safe mode the channel works in auto-restart mode. - To improve the performances vs load compatibility test, $\Delta T_J$ value is set at 80°C for $V_{CC}$ < 17.5 V, whilst it is set at 55 °C for $V_{CC}$ > 17.5 V. - In capacitive charge mode (CCM) ΔT<sub>.1</sub> value is set at 35°C. #### 3.4 Overload protection—Output current limitation (I<sub>I IMH</sub>) In case of soft overload leading a channel to any output current level (including current limitation) with an output voltage above the current sense shut down threshold, the programmed I<sup>2</sup>t curve will be still verified by the implemented algorithm. DS13946 - Rev 7 page 15/109 During short circuit condition or medium/hard overload, the output voltage does not overcome current sense shut down threshold then, the current sense is not operative, the I²t curve is not verified by the implemented algorithm but the harness protection shall work according to the ILIM LATCHx setting. On top of that, the device output current is clamped to the current limitation threshold (I<sub>LIMH</sub>). The device behavior in current limitation can be set by a dedicated OTP bit (ILIM LATCHx) - 1x channel: - If ILIM\_LATCHx = 1: channel is switched off (after t<sub>FILTER\_OL</sub>) and latched. In order to restart the channel, the MCU shall reset the latch-off event by refreshing the programmed value in the dedicated register (CHLOFFTCR0). The action will clear the corresponding CHLOFFSR bit in Output Status Register OUTSRx and bit 4 in the Global Status Byte. - If ILIM LATCHx = 0: channel is set in auto-restart mode, allowing power limitation. #### 3.5 Electronic harness protection (STi<sup>2</sup>Fuse) The VNF9D5F embeds the STMicroelectronics proprietary I²t functionality, featuring an intelligent circuit breaking aimed at protecting PCB traces, connectors and wire harness from overheating, with no impact on load transients like inrush currents and capacitance charging. The electronic wire harness protection, I²t protection, is active in all operating modes, except in: - Standby mode when the device is in the lowest quiescent current consumption mode and all analog and digital functions are in idle mode and output stages are off. Also, when a channel is in CCM, capacitive charging mode, the I²t protection on that specific channel is disabled. - In CCM mode the wire harness remains in any case fully protected, since CCM mode is the latest aborted after t<sub>CCM\_DIS</sub> with low RMS current. - In LED mode, when the channel is operating in high R<sub>DSON</sub> and low current limitation mode. In this case, the wires are protected by the intrinsic thermal I-t capability of the device. - In reverse battery condition when outputs are automatically activated. In all other conditions, the wire harness protection is active and works fully autonomous and in particular does not require any MCU control or supervision. The I²t protection functionality is equipped with specific safety mechanism such as built-in self-tests (BIST) for the current sense block responsible for acquiring the load current and the I²t block itself, which makes this function ASILx ready. In the ITCNTSR register the current value of the integrated I²t budget is reported and allows the application to monitor how much of the available I²t budget is actually consumed. The $l^2t$ protection is based on a continuous RMS output current calculation. The current sense for $l^2t$ calculation is sampled for each channel every $t\_l^2t\_SAMPLE$ (given by the internal base frequency for $l^2t$ state machine $f_{CLK}$ ) with linearity ensured up to $I_{LIMH}$ . Since the current sense block is not active in the hard short circuit condition or whenever the output voltage drops below the current sense shutdown threshold ( $V_{OUT\_FSD}$ ), the behavior of the channel when in current limitation is programmable (see Section 3.4: Overload protection—Output current limitation ( $I_{LIMH}$ )). In the case ILIM\_LATCHx is programmed in latch-off mode, the current sense, and consequently the I²t protection function are always active when output is on (for the exceptions see above). In case ILIM\_LATCHx is programmed in auto restart mode, the current sense, and consequently the I²t protection function are active as long as the output voltage remains above the current sense shutdown threshold (V<sub>OUT\_FSD</sub>). As soon as the output voltage drops below the current sense shutdown threshold (V<sub>OUT\_FSD</sub>), for example through a hard short circuit, the current sense is inhibited. In such condition however the I²t wire harness protection is still operative, integrating with the fastest counter speed, while RMS current is maintained at a low value, thanks to the power limitation protection, hence still effectively protecting the wire. The shape of the actual $I^2t$ protection curve is a staircase curve, which is determined by two configurable parameters, $I\_NOM$ and $t\_NOM$ . Both parameters are accessible through the SPI FSITCRx register, read-and writeable. #### Nominal time t<sub>NOM</sub> The default $t_{NOM}$ parameter is programmed by 3 OTP bits (TNOM0, TNOM1, TNOM2, for each channel). Its default value is 300 s. DS13946 - Rev 7 page 16/109 Table 9. Nominal time | Nominal time value | TNOM2 | TNOM1 | TNOM0 | |--------------------|-------|-------|-------| | 300 s (default) | 0 | 0 | 0 | | 257 s | 0 | 0 | 1 | | 214 s | 0 | 1 | 0 | | 172 s | 0 | 1 | 1 | | 129 s | 1 | 0 | 0 | | 86 s | 1 | 0 | 1 | | 44 s | 1 | 1 | 0 | | 1 s | 1 | 1 | 1 | #### Nominal current I<sub>NOM</sub> The default $I_{NOM}$ parameter is programmed by 3 OTP bits (INOM0, INOM1, INOM2, for each channel). Its default value is 15 A. Table 10. Nominal current | Nominal current value | INOM2 | INOM1 | INOM0 | |-----------------------|-------|-------|-------| | 4 A | 0 | 0 | 1 | | 6 A | 0 | 1 | 0 | | 7.5 A | 0 | 1 | 1 | | 9 A | 1 | 0 | 0 | | 10 A | 1 | 0 | 1 | | 11.5 A | 1 | 1 | 0 | | 13 A | 1 | 1 | 1 | | 15 A (default) | 0 | 0 | 0 | Note: In parallel mode, the $l^2t$ protection function is available. In this case, the configuration data are applied only to CH0. Effectively the $l_{NOM}$ value is doubled. The value of $I_{NOM}$ represents the level of steady state current, which can be accepted for infinite time in the system consisting of IC, routing, connectors, wiring, and load. The value of $t_{NOM}$ specifies how fast the staircase curve reaches the $I_{NOM}$ value. The Figure 7 depicts the I²t staircase protection curve with a configuration of $I_{NOM}$ = 10 A and $t_{NOM}$ = 300 s and for comparison the I-t isothermic curve of a wire with 0.5 mm² cross section at $T_A$ = 85 °C heating up to 150 °C. It can be seen that the I²t staircase protection curve is always left below the wire isothermic curve, which means the I²t protection algorithm protects the wire from carrying an RMS current, which would lead to a higher temperature increase than the one of the isothermic curve. CH0 and CH1 can be paralleled by setting a specific bit in the OTP memory map. In this case only the configuration data of channel 0 applies and the value of $I_{NOM}$ is effectively doubled while $R_{DSon}$ is effectively halved. DS13946 - Rev 7 page 17/109 Figure 7. Protection curve with $I_{NOM}$ = 10 A and $t_{NOM}$ = 300 s vs a 0.5 mm<sup>2</sup> wire isothermic curve Figure 8. Protection curve in parallel mode with $I_{NOM}$ = 20 A and $t_{NOM}$ = 300 s vs a 1.5 mm<sup>2</sup> wire isothermic curve The I²t protection curve can be moved in y-direction by changing the $I_{NOM}$ value and in x-direction changing the $t_{NOM}$ value. The following figure represents the total range of I²t the device can cover, ranging from $I_{NOM\_MIN} = 4$ A with $t_{NOM\_MIN} = 1$ s up to $I_{NOM\_MAX} = 15$ A with $t_{NOM\_MAX} = 300$ s. DS13946 - Rev 7 page 18/109 Figure 9. Lowest (left hand) and highest (right hand) I<sub>NOM</sub> and t<sub>NOM</sub> configuration setting on a 1 mm<sup>2</sup> wire The I²t protection curve consists of 13 steps, each of them corresponding to a specific current threshold. Whenever the load current exceeds a threshold, a counter is counting up. If for instance looking at the example in Figure 7, the current would exceed the value of $I_{NOM} = 10$ A, but stay below the current threshold of the next step, which is set at $1.03^*$ $I_{NOM}$ about, the counter would reach its threshold value after $t_{NOM} = 300$ s, the harness protection is triggered and the output channel is automatically latched off. Diagnostic about I²t intervention is available through SPI with the ITOFFSRx bit in the OUTSRx output status register and bit 3 in the global status byte. Both bits are set when the output channel is latched off for wire harness I²t protection. An additional diagnostic indication is available, depending on the configuration of MCUext bit in the OTP memory area. The following table explains the functionality of DINx pins depending on the MCUext bit setting. Table 11. DINx pin functionality | MCUext bit | DIN0 | DIN1 | |-------------|---------------------------------------------------------------|-------------------------------------------------------| | 0 | Global I²t status (active low) OR combination of all channels | Global I²t unlatch pin for all channels (active high) | | 1 (default) | Direct input | Direct input | In case MCUext = 0, DIN0 acts as an open drain global I²t status pin with an OR combination of all channels. The DIN0 pin is active low, in case at least one channel has latched off for wire harness I²t protection. The I²t latch can be cleared by clearing: The ITOFFSRx bit through R&C command Or • Low to high transition on DIN1 pin, it remains at high level for at least t\_DIN\_UNLATCH, then pulls low DIN1 pin. If more than one channel is latched for wire harness I²t protection, this unlatches all channels at the same time. Consequently, bit 3 in the global status byte is cleared and the channel is restarted. The I²t counter is NOT reset, it keeps its actual value reached during down-counting while the channel was latched. In the case MCUext = 0, both possibilities for unlatching are available in normal mode and fail-safe mode. However, ITOFFSRx bit and bit 3 in the global status byte is cleared only through the R&C command. In case MCUext = 1, diagnostic and unlatch control is available only through SPI; however, in fail-safe mode wire harness I²t protection is in auto restart mode, unlatching the channel when the I²t counter counted down to 0. The speed of the counter up-counting (fixed drop, refer to Table 12) is increased every time the load current reaches the next staircase current threshold of the $I^2t$ curve. Every time the load current drops below the $I_{NOM}$ threshold the counter is decreasing. The speed of the down-counting depends on how far the load current is below the $I_{NOM}$ . This algorithm perfectly emulates a continuous RMS (root mean square) current integration, which in fact is the proper indicator to measure the losses in the wire by Joule effect, causing the temperature rise in the wire. DS13946 - Rev 7 page 19/109 Table 12. FIXED\_DROP table | FIXED_DROP(m) | I <sub>OUT</sub> range | |---------------|----------------------------------------------| | 16 | 0.25*I <sub>NOM</sub> ÷ 0 | | 8 | 0.5*I <sub>NOM</sub> ÷ 0.25*I <sub>NOM</sub> | | 4 | 0.75*I <sub>NOM</sub> ÷ 0.5*I <sub>NOM</sub> | | 1 | I <sub>NOM</sub> ÷ 0.75*I <sub>NOM</sub> | The concept of up and down-counting for RMS current control is illustrated in the figure below: Figure 10. I<sup>2</sup>t counter with varying I<sub>NOM</sub> latch and unlatch The last (13<sup>th</sup>) step of the I²t protection staircase curve is equal to 10 \* $I_{NOM}$ . Whenever the load current exceeds the 13<sup>th</sup> threshold, the output channel is latched off immediately within $t_{doff}$ + $t_f$ , protecting the integrity of the board net power supply. The $I^2t$ block is supplied from an internal voltage regulator supplied by $V_{REG}$ . Therefore, as soon as $V_{REG}$ drops below $V_{REG\_POR\_L}$ , the accumulated $I^2t$ counter value is reset and the device enters in sleep mode. DS13946 - Rev 7 page 20/109 Figure 11. I<sup>2</sup>t counter after POR with $I_{OUT} > I_{NOM}$ The transition from pre-standby mode to standby mode requires all channels I²t counters have counted down to 0 (see Figure 13). DS13946 - Rev 7 page 21/109 Figure 13. Transition to standby mode with I<sup>2</sup>t counter running All protections work in parallel, so the most restrictive one intervenes independently of the others. #### 3.6 Reverse battery turn-on In the reverse battery condition, the outputs are automatically activated and all protections are not active. The self turn-on feature cannot be disabled. DS13946 - Rev 7 page 22/109 ## 4 SPI functional description #### 4.1 SPI communication The SPI communication is based on a standard ST-SPI 24-bit interface, using CSN, SDI, SDO and SCK signal lines. Input data are shifted into SDI, MSB first while output data are shifted out on SDO, MSB first. #### 4.1.1 Signal description During all operations, $V_{DD}$ must be held stable and within the specified valid range: $V_{DD}$ min to $V_{DD}$ max. The $V_{REG}$ must be held stable and within the specified range, $V_{REG}$ min to $V_{REG}$ max, to supply the digital part. Table 13. SPI signal description | Name | Function | |---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Serial<br>clock<br>SCK | This input signal provides the timing of the serial interface. Data present at serial data input (SDI) are latched on the rising edge of the serial clock (SCK). Data on serial data output (SDO) change after the falling edge of the serial clock (SCK freq > 1 MHz). | | Serial<br>data input<br>SDI | This input signal is used to transfer data serially into the device. It receives data to be written. Values are sampled on the rising edge of the serial clock (SCK). | | Serial<br>data<br>output<br>SDO | This output signal is used to transfer data serially out of the device. Data are shifted out on the falling edge of the serial clock (SCK). | | | When this input signal is high, the device is deselected and serial data output (SDO) is high-Z. Driving this input Low enables the communication. The communication must start on a Low level of serial clock (SCK). Data are accepted only if exactly 24 bits have been shifted in. | | | Note: As per the ST_SPI standard, in the case of failing communication: | | | CSN stuck at HIGH: | | Chip<br>select<br>CSN | <ul> <li>If the device is in normal mode, a WDTB timeout forces the device into fail-safe mode. The serial data out (SDO) remains in high impedance (high-Z). Any valid communication arrived after this event is accepted by the device.</li> <li>CSN stuck at LOW:</li> </ul> | | | <ul> <li>In this case and whatever the mode of the device, a CSN timeout protection is<br/>activated and force the device to release the SPI bus. Then the serial data out<br/>(SDO) will go into high impedance (high-Z)</li> </ul> | | | A reset of the CSN timeout (see t <sub>SHCH</sub> in Table 51) is activated with a transition Low to high on the CSN pin (or with a power on reset or software reset). With this reset, the serial data out (SDO) is released and any valid communication is accepted by the device. Without this reset, the next communication is not considered by the device. | #### 4.1.2 Connecting to the SPI bus A schematic view of the architecture between the bus and devices can be seen in the Figure 15. All input data bytes are shifted into the device, MSB first. The serial data input (SDI) is sampled on the first rising edge of the serial clock (SCK) after chip select (CSN) goes low. All output data bytes are shifted out of the device on the falling edge of SCK, MSB first on the first falling edge of the chip select (CSN). DS13946 - Rev 7 page 23/109 #### 4.1.3 SPI mode Supported SPI mode during a communication phase can be seen in the following figure: Figure 14. Supported SPI mode This device can be driven by a microcontroller with its SPI peripheral running in the following mode: CPOL = 0, CPHA = 0 Figure 15. Bus master and two devices in a normal configuration #### 4.2 SPI protocol #### 4.2.1 SDI, SDO format SDI format during each communication frame starts with a command byte. It begins with two bits of operating code (OC0, OC1) which specify the type of operation (read, write, read and clear status, read device information) and it is followed by a 6-bit address (A0:A5). The command byte is followed by two input data bytes (D15:D8) and (D7:D0). DS13946 - Rev 7 page 24/109 #### Table 14. Command byte | MSB | | | | | | | LSB | |-----|-----|----|----|----|----|----|-----| | OC1 | OC0 | A5 | A4 | A3 | A2 | A1 | A0 | #### Table 15. Input data byte 1 | MSB | | | | | | | LSB | |-----|-----|-----|-----|-----|-----|----|-----| | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | #### Table 16. Input data byte 2 | MSB | | | | | | | LSB | |-----|----|----|----|----|----|----|-------------------| | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 <sup>(1)</sup> | #### 1. D0 is the parity bit. SDO format during each communication frame starts with a specific byte called Global Status Byte (see GSB byte for more details of bit0-bit7). This byte is followed by two output data bytes (D15:D8) and (D7:D0). Table 17. Global status byte | MSB | | | | | | | LSB | |------|------|------|------|------|------|------|------| | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | Table 18. Output data byte 1 | MSB | | | | | | | LSB | |-----|-----|-----|-----|-----|-----|----|-----| | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | Table 19. Output data byte 2 | MSB | | | | | | | LSB | |-----|----|----|----|----|----|----|-----| | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | #### 4.2.2 Operating code definition The SPI interface features four different addressing modes which are listed in Table 20: Table 20. Operating codes | OC1 | OC0 | Meaning | |-----|-----|---------------------------------| | 0 | 0 | Write operation | | 0 | 1 | Read operation | | 1 | 0 | Read and clear status operation | | 1 | 1 | Read device information | #### Write mode The write mode of the device allows to write the content of the input data byte into the addressed register (see list of registers in Table 25). Incoming data are sampled on the rising edge of the serial clock (SCK), MSB first. During the same sequence the outgoing data are shifted out MSB first on the falling edge of the CSN pin and the subsequent bits on the falling edge of the serial clock (SCK). The first byte corresponds to the Global Status Byte and the second to the previous content of the addressed register. DS13946 - Rev 7 page 25/109 Figure 16. SPI write operation #### Read mode The read mode of the device allows to read and to check the state of any register. Incoming data are sampled on the rising edge of the serial clock (SCK), MSB first. The command byte allows to determine which register content is read, whilst the other two data bytes are "don't care". In case of a read mode on an unused address, the global status/error byte on the SDO pin is followed by 0x0000 word. In order to avoid inconsistency between the Global Status byte and the Status register, the Status register contents are frozen during the SPI communication. CSN Command Byte SDI (16bit) MSB Address LSB LSB MSE Global Status Byte Data SDO (8bit) (16bit) MSB LSB MSB LSB Figure 17. SPI read operation #### Read and clear status command The read and clear status operation is used to clear the content of the addressed status register (see Table 25). A read and clear status operation with address 0x3Fh clears all Status registers simultaneously. Incoming data are sampled on the rising edge of the serial clock (SCK), MSB first. The command byte allows to determine which register content is read and the payload bits set to 1 into the data byte determine the bits into the register which have to be cleared. Outgoing data are shifted out MSB first on the falling edge of the CSN pin and others on the falling edge of the serial clock (SCK). The first byte corresponds to the Global Status byte and the second to the content of the addressed register. In order to avoid inconsistency between the Global Status byte and the Status register, the Status register contents are frozen during SPI communication. DS13946 - Rev 7 page 26/109 Figure 18. SPI read and clear operation #### Read device information Specific information can be read but not modified during this mode. Accessible data can be seen in Table 26. Incoming data are sampled on the rising edge of the serial clock (SCK), MSB first. The command byte allows to determine which information is read whilst the other two data bytes are "don't care". Outgoing data are shifted out MSB first on the falling edge of the CSN pin and others on the falling edge of the serial clock (SCK). The first byte corresponds to the Global Status byte and the second to the content of the addressed register and the third byte is 0x00. Note: ROM is based on the 8-bit registers, then even if 16 bits are returned, only the second byte contains the addressed ROM register. Figure 19. SPI read device information #### 4.2.3 Special commands #### 0xFF - SW Reset: set all control registers to default (ROM access) An OpCode '11' (read device information) addressed at '111111' forces a Software Reset of the device, second and third bytes are "don't care" provided that at least one bit is zero. Note: An OpCode '11' at address '111111' with data field equal to '11111111111111' on the SPI frame is recognized as a frame error and SPIE bit of GSB is set. Table 21. 0xFF: SW\_Reset | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |-------|---------|-------|-------|-------|-------|-------|-------|--| | | Command | | | | | | | | | OC1 | OC0 | | | Add | ress | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | DATA1 | X | Х | Х | Х | X | Х | Х | | | DAIAI | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | DATA2 | X | Х | Х | Х | Χ | Х | Х | | | DATAZ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | DS13946 - Rev 7 page 27/109 Note: $X = do \ not \ care.$ #### 0xBF - clear all status registers (RAM access) When an OpCode '10' (read and clear operation) at address b'111111 is performed. Table 22. Clear all status registers (RAM access) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | | | | Comma | ind | | | | | OC1 | OC0 | | | Add | ress | | | | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | DATA1 | X | Х | Х | Х | Х | Х | Х | | DATA1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | DATA2 | Х | Х | X | X | Х | X | Х | | DATAZ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Note: $X = do \ not \ care.$ Note: Reset value = the value of the register after a power on. Default value = the default value of the register. Currently this is equivalent to the reset value. Cleared register = explicitly read and clear of the register, if it is not write-protected. #### 4.3 Register map The device contains a set of RAM registers used for device configuration, the device status and ROM registers for device identification. Since ST-SPI is used, Global Status byte defines the device status, containing fault information. #### 4.3.1 Global status byte description The data shifted out on SDO during each communication starts with a specific byte called global status byte. This one is used to inform the microcontroller about global faults which can happen at channel-side level (that is, like thermal shutdown...) or on the SPI interface (like watchdog monitoring timeout event, communication error, ...). This specific register has the following format: Table 23. Global Status Byte (GSB) | MSB | | | | | | | LSB | |------|------|------|--------|--------|------|-------|-----| | GSBN | RSTB | SPIE | TSD/PL | ITLOFF | LOFF | TCASE | FS | Table 24. Global Status Byte | Bit | Name | Reset | Content | |-----|---------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Global status bit not<br>(GSBN) | 0 | The GSBN is a logically NOR combination of Bit 0 to Bit 6. This bit can also be used as Global Status Flag without starting a complete communication frame as it is present directly after pulling CSN low. | | 6 | Reset bit (RSTB) | 1 | The RSTB indicates a device reset. In case this bit is set, all internal Control Registers are set to default and kept in that state until the bit is cleared. The reset bit is automatically cleared by any valid SPI communication | | 5 | SPI error (SPIE) | 0 | The SPIE is a logical OR combination of errors related to a wrong SPI communication (SCK count and SDI stuck at errors). The SPIE bit is automatically set when SDI is stuck at High or Low. The SPIE is automatically cleared by a valid SPI communication. | DS13946 - Rev 7 page 28/109 | Bit | Name | Reset | Content | |-----|-------------------------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | Thermal shutdown<br>(TSD) or power<br>limitation (PL) | 0 | This bit is set in case of thermal shutdown or power limitation. | | 3 | I <sup>2</sup> t channel latch off<br>(ITLOFF) | 0 | Logical OR combination of STi <sup>2</sup> Fuse latch for each channel. | | 2 | Latch Off (LOFF) | 0 | The device error bit is set in case one or more channels are latched OFF | | 1 | Case temperature bit (T <sub>CASE</sub> ) | 0 | This bit is set if the frame temperature is greater than the threshold (120 °C), it can be used as a temperature pre-warning. The bit is automatically cleared when the frame temperature drops below the case-temperature reset threshold (TCR1). (It corresponds to the content of the bit TW1) | | 0 | Fail-safe (FS) | 1 | The bit is set in case device operates in Fail Safe mode. | Note: The FFh or 00h combinations for the global status byte are not possible, due to the active low of global status bit (bit 7), exclusive combination exists between bit 7 and bit 0 - bit 6. Consequently, a FFh or 00h combination for the global status byte must be detected by the microcontroller as a failure (SDO stuck to GND or to VDD or loss of SCK). #### 4.3.2 RAM RAM registers can be separated according to the frequency of usage: - Init-register is read/written during the initialization phase (single shot action). - Continuous–read/write/read and clear registers are often accessed, applying outputs control and diagnostic. - Rare-read/read and clear status of device registers accessed on demand (in case of failure). Table 25. RAM memory map | Address | dress Name Access Content | | Access type | Reset value | | | | | |---------|---------------------------|------------|-------------------------------------------------|-------------|--------|--|--|--| | | Control registers | | | | | | | | | 00h | OUTCTRCR0 | Read/Write | Output control configuration register channel 0 | Init | 0x0000 | | | | | 01h | OUTCTRCR1 | Read/Write | Output control configuration register channel 1 | Init | 0x0000 | | | | | | | | Not used area | | | | | | | 08h | OUTCFGR0 | Read/Write | Output configuration register 0 | Init | 0x0000 | | | | | 09h | OUTCFGR1 | Read/Write | Output configuration register 1 | Init | 0x0000 | | | | | | | | Not used area | | | | | | | 10h | CHLOFFTCR0 | Read/Write | Channel latch-off timing control register 1 | Init | 0x0000 | | | | | 1011 | CHLOFFICRO | Neau/Wille | (channels 1, 0) | IIII | 0,0000 | | | | | | | | Not used area | | | | | | | 13h | SOCR | Read/Write | Channel control register | Init | 0x0000 | | | | | 14h | CTRL | Read/Write | Control register | Init | 0x0000 | | | | | 15h | FSITCR0 | Read/Write | Fail-safe and I²t settings for channel 0 | Init | 0x0200 | | | | | 16h | FSITCR1 | Read/Write | Fail-safe and I²t settings for channel 1 | Init | 0x0200 | | | | | | | | Not used area | | | | | | | | | | STATUS REGISTERS | | | | | | | 20h | OUTSR0 | Read/Clear | Output status register Channel 0 | rare | 0x0000 | | | | | 21h | OUTSR1 | Read/Clear | Output status register Channel 1 | rare | 0x0000 | | | | | | | | Not used area | | | | | | | 28h | ADC0SR | Read | Digital current sense Channel 0 | continuous | 0x0000 | | | | DS13946 - Rev 7 page 29/109 | Address | Name | Access | Content | Access type | Reset value | | | | | |---------|---------------|------------|----------------------------------------------|-------------|-------------|--|--|--|--| | 29h | ADC1SR | Read | Digital current sense Channel 1 | continuous | 0x0000 | | | | | | | | | Not used area | | | | | | | | 31h | ADC9SR | Read | Digital frame temperature sense | continuous | 0x0000 | | | | | | 32h | ADCLSR | Read/Clear | Digital current for self-test (Low Level) | Init | 0x0000 | | | | | | 33h | ADCMSR | Read/Clear | Digital Current for self-test (Medium Level) | Init | 0x0000 | | | | | | 34h | ADCHSR | Read/Clear | Digital Current for self-test (High Level) | Init | 0x0000 | | | | | | 35h | ITCNTSR | Read | I²t counter status | rare | 0x0000 | | | | | | 36h | ITSTSR | Read/Clear | I²t self-test | Init | 0x0000 | | | | | | | Not used area | | | | | | | | | | 3Dh | TESTCFGR | Read/Write | Test configuration register | rare | 0x0000 | | | | | | 3Eh | TESTDATAR | Read/Write | Test data register | rare | 0x0000 | | | | | Note: Any command (write, read, or read and clear status) executed on a "not used" RAM register, that is, a not assigned address, does not have any effect: there is no change in the global status byte (no communication error, no error flag). The data written to this address is ignored. The data read from this address contains 00, independently of what has been written previously to this address. A write command on "don't care" bits of an assigned RAM register address does not have any effect: There is no change on the global status byte. The data written to the "don't care bits" is ignored. The content of the "don't care bits" remains at "0" independently of the data written to these bits. #### 4.3.3 ROM This memory is used for device identification. Table 26. ROM memory map | Address | Name | Description | Access | Content | | | | | | |---------|-------------------|--------------------------------------------------------------------|-----------|---------|--|--|--|--|--| | 00h | Company code | STMicroelectronics company code | Read only | 00H | | | | | | | 01h | Device family | Product family (STi²Fuse) code | Read only | 03H | | | | | | | 02h | Product code 1 | First product letter code (X) | Read only | 58H | | | | | | | 03h | Product code 2 | Second product letter code (V) | Read only | 56H | | | | | | | 04h | Product code 3 | Third product letter code (2) | Read only | 2H | | | | | | | 05h | Product code 4 | Fourth product letter code (F) | Read only | 46H | | | | | | | 0Ah | Version | Silicon version | Read only | 01H | | | | | | | | | Not used area | | | | | | | | | 10h | SPI mode | Different modes of the SPI (see SPI mode) | Read only | A1H | | | | | | | 11h | WD type 1 | Indicates the type of watchdog used in the product | Read only | 46H | | | | | | | 13h | WD bit position 1 | Indicates the address of the register containing the WD toggle bit | Read only | 40H | | | | | | | 14h | WD bit position 2 | Indicates the position of the WD toggle bit | Read only | C1H | | | | | | | | Not used area | | | | | | | | | | 20h | SPI CPHA | Indicates the polarity and phase of the SPI interface | Read only | 55H | | | | | | | 3Eh | GSB options | Options of GSB byte (standard GSB definition) | Read only | 00H | | | | | | | 3Fh | Advanced op. code | | | | | | | | | DS13946 - Rev 7 page 30/109 #### 4.3.4 SPI modes By reading out the <SPI Mode> register general information of SPI usage of the device application registers can be read. Table 27. SPI Mode | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Content | |-------|-------|-------|-------|-------|-------|-------|-------|---------| | BR | DL2 | DL1 | DL0 | SPI8 | 0 | S1 | S0 | A1H | #### **SPI Burst Read** Table 28. SPI Burst Read | Bit 7 | Description | |-------|-------------| | 0 | BR disabled | | 1 | BR enabled | The Burst Read is implemented in this product so this bit is enabled. #### **SPI Data Length** The SPI Data Length value indicates the length of the SCK count monitor which is running for all the accesses to the Device Application Registers. In case a communication frame with an SCK count is not equal to the reported one, the device will lead to a SPI Error and the data will be rejected. The Frame Length is specified on 3 bits in the SPI Mode register located in the ROM part. The 24-bit SPI communication is implemented in this product, so these bits are '010'. Table 29. SPI Data Length | Bit 6 | Bit 5 | Bit 4 | Description | |-------|-------|-------|-------------| | DL2 | DL1 | DL0 | Description | | 0 | 0 | 0 | Invalid | | 0 | 0 | 1 | 16 bit SPI | | 0 | 1 | 0 | 24 bit SPI | | | | | | | 1 | 1 | 1 | 64 bit SPI | #### **Data Consistency Check (Parity/CRC)** For some devices a Data Consistency Check is required. Therefore, either a parity-check or for very sensitive systems a CRC may be implemented. It is defined on 2 bits, in the SPI Mode register located in the ROM Part. A check is then applied on the incoming frame (SDI) while a calculation elaborated on one/multiple bits is done and integrated on the outgoing frame (SDO). Table 30. SPI Data Consistency Check | Bit 1 | Bit 0 | Description | |------------|-------|-------------| | <b>\$1</b> | S0 | Description | | 0 | 0 | Not used | | 0 | 1 | Parity used | | 1 | 0 | CRC used | DS13946 - Rev 7 page 31/109 | Bit 1 | Bit 0 | Description | |------------|-------|-------------| | <b>\$1</b> | S0 | Description | | 1 | 1 | Invalid | In case either the Parity or the CRC check is implemented it is always located at the end of the communication. The device is equipped with the parity control check. #### 4.4 Outputs control Depending on the actual device mode, outputs can be controlled by the SPI register or the direct input DIx. #### **SPI register SOCR** In normal mode outputs can be turned ON/OFF, applying Bit[n] = 1/0 in the SOCR register. [n]: is the related channel, n = 0 for the channel 0, and n = 1 for channel 1. #### Procedure to turn-ON the outputs in PWM operations The status of the output drivers is configured via the SPI output control register (SOCR), the direct input enable bit "DIENCR" in the OUTCTRCR register, the PWM mode control register (PWMFCY) and the channel control register (CTRL). The DIENCR selects if the OUTPUTX outputs are controlled also by the direct inputs INX or only by the SOCR. The PWMFCY bit selects if the outputs operate in PWM mode. Please refer to the following table for Output Control details in Normal Mode. | DIENCR (OUTCFGRx) | INx | SOCRx | DUTYCR | OUTPUTx | |-------------------|-----|-------|--------|---------| | 0 | X | 0 | X% | OFF | | 0 | Х | 1 | X% | PWM | | 1 | L | 0 | X% | OFF | | 1 | L | 1 | X% | PWM | | 1 | Н | X | X% | ON | Table 31. Output control truth table Note: - In normal mode, outputs can be driven by SPI commands or a combination of SPI commands and direct inputs INx. - In fail-safe mode, the outputs are controlled by the direct inputs INx regardless of SPI commands. It is possible to apply the PWM through the DIx inputs. The PWM unit is not active in fail-safe mode, it is still possible to access the relevant registers and to configure them. #### To turn on channels, information must enter into the following registers - Select the PWM frequency by using the two bits PWMFCYx - Select the PHASE information by using the 5 bits CHPHAx - Select the switching slope by using the two bits SLOPECRx - Select the channels configuration Bulb/LED by using the bit CCR - Select the DUTYCYCLE information by using the 10 bits of the OUTCTRCRx registers - Select the channel through the dedicated register "SOCR" in the Channel Control register - Select the PWM triggering mode by using the single bit PWM\_TRIG of the CTRL register The PWMSYNC bit will reset the internal 12 bits clock counter. This allows to have a known time base and to synchronize different devices among each other. The signal on the PWMCLK is divided internally by a factor from 4096 to 512 depending on the PWMFCY register to generate the base frequency for the output: PWM signal is generated by properly selecting 10 of 12 bits on the clock counter. PWM engine has a virtual 10-bit granularity except when PWM divider is set to 512, in this case only a 9-bit granularity is possible (LSB of 10bit generated PWM is fixed to zero). Duty cycle step can be modified with the granularity related to the 9-bit register. DS13946 - Rev 7 page 32/109 The duty cycle of the output signal is configured for each OUTPUTX with the OUTCTRCR register using 10 bits (MSB first): - Programming an output duty cycle at 000h will result in a 0% duty cycle, it means channel always OFF depending on the SOCR/DIx bit setting. - Programming an output duty cycle at 3FFh will result in a 100% duty cycle (4095/4096), it means channel always ON when the SOCR/DIx bit is set. - In normal mode the outputs are driven according to the SPI register setting and INx pins (DIx in OR with SPI) if the related DIENCR bit is set. Set PWMSYNC bit in Control Register "CTRL" (to synchronize internal PWM counter to the selected channels). The internal PWM counter is 12 bits depth, it is active whatever the state of the channels, if VDD > VDD POR ON. The set of PWMSYNC bit allows to reset the PWM counter. The phase shift of the output signal is configured for each OUTPUTx by internally concatenating the CHPHAx 5 bits with '00000' in order to get 10 bits (5 bits + 0000). Granularity of the phase shift is 5 bits. CHPHA = 00000b means a phase shift of 0 (internal 10bit phase shift is 0x000=0000000000), while CHPHA = 11111b results in a maximum phase shift of 31/32 = (internal 10bit phase shift is 0x3E0 = 0000000000). The phase shift is relative to the base frequency of the selected channel. Thus, the exact point in time when the channel switches on also depends on the operating mode of the selected channel. | Phase Shift (%) | 5 Bits<br>Register (H) | 10 Bits<br>Register (H) | Phase Shift (ms)<br>PWM = 400 kHz<br>Divider = 2048 | Phase Shift (ms)<br>PWM = 400 kHz<br>Divider = 1024 | Phase Shift (ms)<br>PWM = 400 kHz<br>Divider = 512 | |-----------------|------------------------|-------------------------|-----------------------------------------------------|-----------------------------------------------------|----------------------------------------------------| | 9.4 | 03 | 60 | 0.481 | 0.24 | 0.12 | | 28.1 | 09 | 120 | 1.439 | 0.719 | 0.360 | | 46.9 | 0F | 1E0 | 2.40 | 1.2 | 0.6 | | 75 | 17 | 2E0 | 3.84 | 1.92 | 0.96 | | 90 | 1C | 380 | 4.608 | 2.304 | 1.152 | Table 32. Phase shift configuration A change of phase/duty will be taken in account after the next zero crossing of the PWM counter. Note: If the frequency on PWMCLK is too low (f < PWM\_Clk), the device falls back to an internally generated PWM frequency of approximately 400 kHz. In this case the PWMCLOCKLOW bit in the OUTSRx and the global error flag are set. #### 4.4.1 OTP programming A dedicated OTP manages the direct input configuration. A corresponding bit named "MCUext" is stored in a register and controls the direct input pins functionality. MCUext = 1 (default) Table 33. OTP memory map - MCUext = 1 | OTP Memory Map Register (3Eh) | bit 1, bit 0 | bit 1, bit 0 | bit 1, bit 0 | bit 1, bit 0 | |--------------------------------|--------------|--------------|--------------|--------------| | OTP Memory Map Register (3EII) | 00 | 01 | 10 | 11 | | CH1 | N.A. | N.A. | DI1 | OFF | | CH0 | DI0 | DI0 | DI1 | OFF | In fail-safe mode, the device is configured in auto restart in case of harness protection triggering (automatic restart will occur when Counter down count will reach 0). ITOFFSRx will be set as soon as harness protection is triggered, it can be reset only by a R&C command (unlatching the channel, no counter reset). DS13946 - Rev 7 page 33/109 In normal mode, device is configured in latch. As soon as ITOFFSRx is set (at harness protection triggering), a R&C command is needed for unlatch. When the unlatch command is sent, the counter will retain the value reached during down counting (no counter reset). #### MCUext = 0 Table 34. OTP memory map - MCUext = 0 | OTP Memory Map Register (3Eh) | bit 1, bit 0 | bit 1, bit 0 | bit 1, bit 0 | bit 1, bit 0 | |--------------------------------|--------------|--------------|--------------|--------------| | OTF MEMOTY MAP Register (3511) | 00 | 01 | 10 | 11 | | СНх | ON | ON | OFF | OFF | - DI0: configured as STATUS (Global i²t fault indication active low => OR between all channels fault flag). - DI1: configured as F\_CTRL (Unlatcher active high for all channels i²t protection at once). - DI0 configured as STATUS and DI1 configured as F\_CTRL are enabled in both Fail Safe and Normal modes. - Harness protection latches OFF the corresponding channel. ITOFFSRx will be kept high till a R&C command is acquired. (ITOFFSRx bit remains high even if F\_CTRL will unlatch all channels and even if counters reaches 0). - Unlatch through DI1 (F\_CTRL) toggling, pulled high for at least 20 µs and then set low, or R&C on ITOFFSRx. All channels will be unlatched at once. Then, the counter will retain the value reached during down counting (no counters value reset). - F CTRL = Low → Protection active. - F\_CTRL = High To Low → Unlatch all channels harness protection, regardless of the counter value (no counters value reset). Further information about the OTP programming mode is provided in the dedicated user manual UM3275 (OTP programming for STi²Fuse devices). #### 4.4.2 Procedure to turn on the outputs with the direct input Dlx By applying logic level high/low to the pin, it turns ON/OFF the associated OTP selected outputs in fail-safe mode. In normal mode, the DIx effect is ORed with SPI configuration when the DIENCR bit is set. Then this truth table specifies the output state: Table 35. Truth table | DIENCR | SOCRx | Related DIx logic status | OUTPUTx state | |--------|-------|--------------------------|---------------| | 1 | 1 | X | ON | | 1 | 0 | L | OFF | | 1 | 0 | Н | ON | | 0 | 1 | X | ON | | 0 | 0 | X | OFF | The output channels can be configured to operate in Bulb or LED mode using the Channel Control Register (CCR). If the relevant bit in CCR is 0, the output is configured in Bulb mode, if it is set to 1, the output is configured in LED mode (default value is 0). DS13946 - Rev 7 page 34/109 SPI Register : OUTCFGR Output Configuration Register DIENCR DIENCR DIENCR 3 DIENCR DIENCR DIENCR OTP OR OR Gate Driver OR Gate Driver Channel 3 OR Gate Driver Channel 4 OR Gate Driver Channel 5 OR DIENSR DIENSR 5 4 DIENSR DIENSR DIENSR DIENSR 0 OUTPUT OUTPUT OUTPUT OUTPUT OUTPUT SPI Register : OUTSRx Outputx Status Register Figure 20. Direct input block diagram - valid for 2, 4 and 6 channels device #### 4.4.3 Output switching slopes control Output switching slopes are set by the two bits SLOPECR1, 2 in the OUTCFGCRx register (address from 0x08h to 0x0Dh depending on the channel). The switching slopes are shown in the following table: SLOPECRX Channel 0, 1 (V/μs) 00 Standard 01 Fast 10 Faster 11 Fastest Table 36. Switching slopes DS13946 - Rev 7 page 35/109 ## 4.5 Control registers #### OUTCTRCRx Outputs control register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|----------|---------|------|--------| | RESERVED | RESERVED | DUTYCR9 | DUTYCR8 | DUTYCR7 | DUTYCR6 | DUTYCR5 | DUTYCR4 | DUTYCR3 | DUTYCR2 | DUTYCR1 | DUTYCR0 | RESERVED | OLOFFCR | WDTB | PARITY | | | - | | | | | R | /W | | | | | - | R | W | R | Address: 0x00h to 0x01h Type: R/W Reset: 0 **Description:** Outputs control register | - | |--------------------------------------------------------------------------------| | Duty cycle setting value | | - | | OLOFFCR bit: | | 1: internal pull-up current generator for the corresponding channel x active | | 0: internal pull-up current generator for the corresponding channel x disabled | | Watchdog toggle bit | | Parity bit | DS13946 - Rev 7 page 36/109 #### **OUTCFGRX** #### Output configuration register channels 0 to 1 | R | W | - | | 1 | I | ı | | R/W | | | | | | - | R | |----------|----------|----------|--------|--------|--------|--------|--------|-------|-------|---------|---------|-----|--------|----------|--------| | SLOPECR1 | SLOPECR0 | RESERVED | СНРНА4 | СНРНАЗ | СНРНА2 | СНРНА1 | СНРНАО | SPCR1 | SPCR0 | PWMFCY1 | PWMFCY0 | CCR | DIENCR | RESERVED | PARITY | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Address: 0x08h to 0x09h Type: R/W Reset: 0 **Description:** Output configuration register channels 0 to 1 [15:14] Switching slope control [13] - Channel phase value [4:0] 00001: resulting phase = 0/32 00010: resulting phase = 1/32 [12:8] 11110: resulting phase = 30/32 11111: resulting phase = 31/32 Each output has a specific mode for the digital conversion of its current. This mode is defined through two dedicated bits SPCR1 and SPCR0 of OUTCFGRx registers. Current Sense Sampling Point [1:0] SPCR1: 0 SPCR0: 0 STOP Mode: authorizes digital conversion to be launched at each beginning of On phase of the selected channel. [7:6] SPCR1: 0 SPCR0: 1 START Mode: authorizes digital conversion to be launched just before the end of On phase of the selected channel. SPCR1: 1 SPCR0: 0 CONTINUOUS Mode: authorizes digital conversion during all On phase of the selected channel. SPCR1: 1 SPCR0: 1 FILTERED Mode: authorizes digital conversion like CONTINUOUS mode with the use of Lowpass Filter to filter datas coming from the conversion. It is useful at low level output current. PWM frequency selection[1:0] Each output has a specific ratio for its PWM functionality. This mode is defined through two dedicated bits PWMFCY1 and PWMFCY0 of OUTCFGRx registers. PWMFCY1: 0 PWMFCY0: 0 PWM Freq ratio: 1024 [5:4] PWMFCY1: 0 PWMFCY0: 1 = PWM Freq ratio: 2048 PWMFCY1: 1 PWMFCY0: 0 = PWM Freq ratio: 4096 PWMFCY1: 1 PWMFCY0: 1 = PWM Freq ratio: 512 When a combination will be selected, the output frequency of the selected channel will be the PWM clock input frequency divided by the defined ratio. Set the channel configuration (Bulb/LED) 0: Bulb mode [3] 1: Led mode Led mode internally set to '0' if parallel mode is selected whatever is the logic state of this bit. Enabling LED mode both the I2t protection and the capacitive charge mode is disabled. DS13946 - Rev 7 page 37/109 Direct input enable in normal mode (according to OTP mapping) Each output has an OTP programmed direct input assignment for limp-home operation. [2] Any output can be programmed to be always OFF in limp-home, or according to DI0 pin state or according to DI1 pin state. This programmed assignment can be read from DIOTP bits of OUTSRx status register. When DIENCR bit is set, DIx pin state assigned to the output is ORed with the SOCR/PHASE/DUTYCYCLE combination to control output state. In fail-safe mode, applying logic level 1/0 to pin, the associated OTP selected outputs are turned ON/OFF. [1] - [0] Parity bit DS13946 - Rev 7 page 38/109 ### **CHLOFFTCRxx** ### Channel latch OFF timer control register Address: 0x10h Type: R/W Reset: 0 **Description:** Channel latch OFF timer control register In case of power limitation or thermal shutdown event, the output channel behavior is configurable (by means of 2 bits) as latch off or time limited auto-restart ( $t_{blanking}$ ). By default, the time limited auto-restart mode is the set behavior. In latched off-state, the fault must be cleared to re-enable the output channel after an overtemperature or power limitation event. The blanking window duration ( $t_{blanking}$ ) in case of power limitation or thermal shutdown events can be set, per channel, according to the following table: Table 37. Programmable t<sub>blanking</sub> values | CHLOFFTCRx3 | CHLOFFTCRx2 | CHLOFFTCRx1 | CHLOFFTCRx0 | | |-------------|-------------|-------------|-------------|---------------------| | 0 | 0 | 0 | 0 | Latch OFF (default) | | 0 | 0 | 0 | 1 | 16 ms | | 0 | 0 | 1 | 0 | 32 ms | | | | | | | | 1 | 1 | 1 | 0 | 224 ms | | 1 | 1 | 1 | 1 | 240 ms | DS13946 - Rev 7 page 39/109 ## **CHLOFFTCR0** # Channel latch off timer control register 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----------|----------|----------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|----------|----------|----------|--------| | RESERVED | RESERVED | RESERVED | RESERVED | CHLOFFTCR13 | CHLOFFTCR12 | CHLOFFTCR11 | CHLOFFTCR10 | CHLOFFTCR03 | CHLOFFTCR02 | CHLOFFTCR01 | CHLOFFTCR00 | RESERVED | RESERVED | RESERVED | PARITY | | | | | | | R | /W | | | | | | | - | | R | Address: 0x10h Type: R/W Reset: 0 **Description:** Channel latch off timer control register 0 [15:12] - [11:8] To configure the output behavior in case of power limitation for the corresponding channel 1 [7:4] To configure the output behavior in case of power limitation for the corresponding channel 0 [3:1] - [0] Parity bit DS13946 - Rev 7 page 40/109 # **CHLOFFTCR 3x** # Channel latch off timer control register 3x | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|--------|--| | RESERVED PARITY | | | | | | | | | | - | | | | | | | | R | | Address: 0x11h Type: Reset: - **Description:** Channel latch off timer control register 3x [15:1] - [0] Parity bit DS13946 - Rev 7 page 41/109 SOCR Channel control register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----------|-------------|-------------|----------|----------|-------|-------|----------|----------|----------|----------|--------|--------|------|--------| | RESERVED | RESERVED | EXIT_CAPCR1 | EXIT_CAPCR0 | RESERVED | RESERVED | SOCR1 | SOCR0 | RESERVED | RESERVED | RESERVED | RESERVED | CAPCR1 | CAPCR0 | WDTB | PARITY | | | - | R | /W | | - | R | /W | | | - | | | R/W | | R | Address: 0x13h Type: R/W Reset: 0 **Description:** Channel control register | - | |--------------------------------------------------------------------------------------------| | Exit capacitive charging mode on channel 1 (active high). This bit is automatically reset. | | Exit capacitive charging mode on channel 0 (active high). This bit is automatically reset. | | - | | SOCR bit controls output state of channel 1 | | 1 – output enabled | | 0 – output disabled | | SOCR bit controls output state of channel 0 | | 1 – output enabled | | 0 – output disabled | | - | | Capacitive charging mode on channel 1 | | 1 – enabled | | 0 – disabled | | This bit is automatically reset. | | Capacitive charging mode on channel 0 | | 1 – enabled | | 0 – disabled | | This bit is automatically reset. | | Watchdog toggle bit | | Parity bit | DS13946 - Rev 7 page 42/109 CTRL Control register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|----------|----------|-----|----------|----------|----------|---------|---------|---------|---------|---------|---------|----------|--------| | GOSTBY | UNLOCK | RESERVED | RESERVED | Z | PWM_TRIG | RESERVED | RESERVED | LOCKEN5 | LOCKEN4 | LOCKEN3 | LOCKEN2 | LOCKEN1 | LOCKENO | PWM SYNC | PARITY | | R/ | W | | - | R/W | R/W | | - | | | R/ | W | | | W | R | Address: 0x14h Type: R/W Reset: 0 **Description:** Control register Go to standby. It is necessary to perform 2 write accesses to enter standby: 1. Write UNLOCK = 1 2. Write GOSTBY = 1 and EN = 0 Unlock bit. UNLOCK bit allows protected SPI transactions. It means that the next SPI communication will automatically clear this bit and prevent any change of protected data (like slope control or Bulb/Led mode for example). As a consequence, modifying a protected data requires to set UNLOCK bit in a first communication and write the protected data during the next communication. [13:12] - Enter normal mode 1 - normal mode 0 - fail-safe mode To enter normal mode: [11] • Write UNLOCK = 1 • Write EN = 1 Note: UNLOCK bit allows protected SPI transactions. Then, the next SPI communication will automatically clear this bit and prevent any change of protected data (like slope control or Bulb/Led mode for example). As a consequence, modifying a protected data requires to set UNLOCK bit in a first communication and write the protected data with the next communication. PWM\_TRIG: PWM triggering mode [10] 0: PWM trigger according to the rising edge of PWM period and phase shift configuration 1: PWM trigger according to the falling edge of PWM period and phase shift configuration [9:8] - [7:2] Protected transaction mode: - LOCKEN5: Lock enable for INOMx, TNOMx, and ILIM LATCHx - LOCKEN4: Lock enable for slope control SLOPECRx - LOCKEN3: Lock enable for Bulb/LED mode CCRx - LOCKEN2: Lock enable for phase shift CHPHAx - LOCKEN1: Lock enable for configurable blanking time CHLOFFTCRx LOCKEN0: Lock enable for PWM clock synchronization When the bit is set (LOCKENx = 1), it is used to have a protected transaction: - Setting UNLOCK bit - · Modify the relevant configuration register - LOCKENx = 0 means reset value those configuration registers may be altered with a single frame standard write command DS13946 - Rev 7 page 43/109 PWM clock synchronization. [1] PWM SYNC = 1 to clear PWM internal counter. It automatically resets at next SPI communication [0] Parity bit DS13946 - Rev 7 page 44/109 # **FSITCR**x # Fail-safe and I<sup>2</sup>t current sense registers | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------|----------|----------|----------|-------------|-------|--------|---------|---------|--------|--------|--------|--------|--------|--------|--------|---| | RESERVED | RESERVED | RESERVED | RESERVED | ILIM_LATCHx | PARAL | MCUext | DIOTP1x | DIOTP0x | INOM2x | INOM1× | INOM0x | TNOM2x | TNOM1× | TNOM0x | PARITY | | | | | _ | | R/W | | F | 3 | | | | R | W | | | R | 1 | Address: 0x15h to 0x16h Type: R/W Reset: 0x0200 **Description:** Digital I²t current sense registers | [15:12] | - | |---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | I²t curve behavior when V <sub>OUT</sub> < 5 V and I <sub>OUT</sub> = I <sub>LIM</sub> | | [11] | 0: to count at maximum speed | | | 1: to latch off the channel | | [10] | Parallel mode selected for channels 0 and 1 when PARAL is '1' | | [9] | External Micro Control Unit bit: selects if the user will have a second fail-safe MCU on board (when it is '0') or if the user will drive the device in Fail Safe using the main MCU (when it is '1'). | | [8] | Associated DIx input description bit 1 | | [7] | Associated DIx input description bit 0 | | [6:4] | Nominal current setting for I²t curve | | [3:1] | Nominal time setting for I²t curve | | [0] | Parity bit | Note: All the bits of these registers are programmable through OTPs. DS13946 - Rev 7 page 45/109 ### **OUTSRx** #### Output status register channels 0 to 1 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------|---------|---------|---------|----------|---------|-----------|-----|------|-------------|-------|-----|-----|-----|--------| | DIENSR | RESERVED | CAPCSRx | CHFBSRx | VDSHSRx | ITOFFSRx | OLPUSRx | CHLOFFSRx | RST | SPIE | PWMCLOCKLOW | VCCUV | TW3 | TW2 | TW1 | PARITY | | R | - | | R | | R/C | F | 3 | | R/C | | | | R | | | Address: 0x20h to 0x21h Type: R/C Reset: 0 **Description:** Output status register channels 0 to 1 | oription. | Super status register statificate of to 1 | |-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [15] | Direct input status, image of associated DI logic level according to OTP allocation | | [14] | - | | [13] | Capacitive charging mode status bit | | [12] | Channel feedback status. Combination of power limitation and overtemperature | | | VDS feedback status. | | | VDSHSRx bit is '1' when $V_{OUTx}$ is lower than $V_{DSH\_TH}$ (= $V_{CC}$ - 1.5 V). | | [11] | If VDSHSR is '1' in on-state (after a proper delay time depending on the capacitive load connected to the output x), this is indicative of a potential overload condition. | | | If VDSHSR is '0' in offstate (after a proper delay time depending on the capacitive load connected to the output x), this is indicative of a potential fault condition stuck to $V_{CC}$ /open-load off state. | | [10] | ITOFFSR is '1' when I²t curve protection is active and it is switching off the channel x | | [9] | Output pull up generator status | | 101 | Channel latch-off status. This bit is set when overload blanking time has elapse and channel is latched off. This bit must be cleared to re-enable the output channel. | | [8] | An SPI R&C operation on OUTSRx register will not clear this bit. This bit can be cleared only with a write operation on the corresponding CHLOFFTCRx register. | | [7] | Chip reset | | | | 553 DIAMA I I 6 [6] [5] PWM clock frequency too low [4] V<sub>CC</sub> undervoltage SPI Error [3] This bit is set if the frame temperature is greater than the threshold (140 °C) and can be used as a temperature pre-warning. The bit is cleared automatically when the frame temperature drops below the case-temperature reset threshold (TCR3). This bit is set if the frame temperature is greater than the threshold (130 °C) and can be used as a temperature pre-warning. The bit is cleared automatically when the frame temperature drops below the case-temperature reset threshold (TCR2). This bit is set if the frame temperature is greater than the threshold (120 °C) and can be used as a temperature pre-warning. The bit is cleared automatically when the frame temperature drops below the case-temperature reset threshold (TCR1). [0] Parity bit Note: The output status register reports the status of the selected channel based on the configuration register and in case of fault condition. DS13946 - Rev 7 page 46/109 ## **ADCxSR** ## Digital current sense registers channels 0 to 1 | RESERVED RESERVED ADCXSR9 ADCXSR4 ADCXSR4 ADCXSR3 ADCXSR3 ADCXSR3 ADCXSR3 ADCXSR1 ADCXSR3 ADCXSR1 ADCXSR1 | |-----------------------------------------------------------------------------------------------------------------------| |-----------------------------------------------------------------------------------------------------------------------| Address: 0x28h to 0x29h Type: R Reset: 0 **Description:** Digital current sense registers channels 0 to 1 [15:14] - [13:4] 10-bit register containing the digital value of OUTPUTx current [3] SOCR Bit controls output state of channel x: [2] 1 – output Enabled 0 – output disabled Updated status bit. [1] This bit is set when value is updated and cleared when register is read [0] Parity bit Note: The register contains the digital value of the current flowing on the selected channel. It reports the result of the digital current conversion. It is updated according to the selected modes (set by SPCR1 and SPCR0 bits) of the OUTCFGRx register. DS13946 - Rev 7 page 47/109 ## ADC9SR # Digital case thermal sensor voltage register Address: 0x31h Type: R Reset: 0 **Description:** Digital case thermal sensor voltage register [15:14] The 10-bit register contains the digital value of case temperature sensor voltage. ADC9SR9 (MSB) [13:4] ADC9SR0 (LSB) TCASE (typ.) = $401.8 \, ^{\circ}\text{C} - 1.009 \, ^{*} \, \text{ADC9SR[13:4]}$ [3:2] [1] Updated status bit. This bit is set when value is updated and cleared when register is read [0] Parity bit Note: The register contains the result of the digital conversion of the case temperature. DS13946 - Rev 7 page 48/109 # **ADCLSR** Note: ## Digital low current value self-test | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|----------|----------|--------|--------| | RESERVED | RESERVED | ADCLSR9 | ADCLSR8 | ADCLSR7 | ADCLSR6 | ADCLSR5 | ADCLSR4 | ADCLSR3 | ADCLSR2 | ADCLSR1 | ADCLSR0 | RESERVED | RESERVED | UPDTSR | PARITY | | | - | | | | | R | /C | | | | | | - | F | 3 | Address: 0x32h Type: R/C 0 Reset: **Description:** Digital low current value self-test [15:14] The 10-bit register contains the digital value of low current level used for self-test [13:4] [3:2] [1] Updated status bit. This bit is set when value is updated and cleared when register is read [0] Parity bit Selective bitwise clear is disabled for this register. A R&C operation on this address will clear all clearable bits independently of payload content. DS13946 - Rev 7 page 49/109 ## **ADCMSR** Note: ## Digital medium current value self-test | RESERV | RESERVED | DCMSR | ADCMSR8 | DCMSR | DCMSR6 | ADCMSR5 | DCMSR | DCMSR3 | DCMSR2 | DCMSR | ADCMSR0 | RESERVED | RESERVED | JPDTSR | PARIT | |--------|----------|-------|---------|-------|--------|---------|-------|--------|--------|-------|---------|----------|----------|--------|-------| | 8 | 8 | ₹ | ₹ | ₹ | ₹ | | < | ₹ | ₹ | ₹ | ₹ | 꿉 | <u> </u> | | | | | | | R/C | | | | | | | | | _ | l l | R | | Address: 0x33h R/C Type: 0 Reset: **Description:** Digital medium current value self-test [15:14] The 10-bit register contains the digital value of medium current level used for self-test [13:4] [3:2] [1] Updated status bit. This bit is set when value is updated and cleared when register is read [0] Parity bit Selective bitwise clear is disabled for this register. A R&C operation on this address will clear all clearable bits independently of payload content. DS13946 - Rev 7 page 50/109 ## **ADCHSR** ## Digital high current value self-test | | - | | R/C | | | | | | | | | | _ | ı | ₹ | |----------|----------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|----------|----------|--------|--------| | RESERVED | RESERVED | ADCHSR9 | ADCHSR8 | ADCHSR7 | ADCHSR6 | ADCHSR5 | ADCHSR4 | ADCHSR3 | ADCHSR2 | ADCHSR1 | ADCHSR0 | RESERVED | RESERVED | UPDTSR | PARITY | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Address: 0x34h Type: R/C Reset: 0 **Description:** Digital high current value self-test [15:14] - [13:4] The 10-bit register contains the digital value of high current level used for self-test [3:2] [1] Updated status bit. This bit is set when value is updated and cleared when register is read [0] Parity bit Note: Selective bitwise clear is disabled for this register. A R&C operation on this address will clear all clearable bits independently of payload content. DS13946 - Rev 7 page 51/109 **ITCNTSR** # l²t counter status register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----------|----------|----------|----------|----------|----------|----------|----------|---|--------|---|---|--------|---|--------| | RESERVED | ITCNT1 | | | ITCNT0 | | PARITY | | | | | | - | | | | | | | | R | | | | Address: 0x35h Type: R Reset: 0 **Description:** I²t counter status register [15:7] - I²t counter status for channel 1: $000 \rightarrow [0\%: 12.5\%]$ [6:4] 001 → [12.5%: 25%] ... 111 → [87.5%: 100%] I2t counter status for channel 0: $000 \rightarrow [0\%: 12.5\%]$ [3:1] 001 → [12.5%: 25%] --- 111 → [87.5%: 100%] [0] Parity bit DS13946 - Rev 7 \_\_\_\_\_\_ page 52/109 # **ITSTSR** # l²t self-test status register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------|----------|----------|----------|----------|----------|----------|----------|----------|---|-------|----|----|-------|---|--------|--| | RESERVED | ITST1 | | | ITST0 | | PARITY | | | | | | | - | | | | | | | R/ | 'C | | | R | | Address: 0x36h Type: R/C Reset: 0 **Description:** I²t self-test status register | _ | |---| Note: Selective bitwise clear is disabled for this register. A R&C operation on this address will clear all clearable bits independently of payload content. DS13946 - Rev 7 page 53/109 # 5 Diagnostic The device is capable of providing digital diagnostic information through the SPI interface. ## 5.1 Digital current sense diagnostic #### 5.1.1 ADC characteristics Here are the "Differential Non Linearity" and "Integral Non Linearity" typical curves for the 10-bit ADC converter. Figure 21. ADC characteristics and error definition # 5.1.2 ADC operating principle The device provides a 10-bit Successive Approximation Register (SAR) analog to digital converter. It is used to provide a digital information about the current sense feedback proportional to the output current and the temperature read by the internal sensor. An integrated LP (Progressive Average) Filter can be used to filter data coming from the ADC conversion reducing the effect of random noise coming from the analog Current Sense amplifier. Note: The internal ADC is able to work in both Normal and Fail Safe conditions. The integrated ADC control logic is designed to lead to a good 10-bit approximation of current sense/temperature feedback. After each conversion, an updated bit "UPDTSR" is set to advise about new conversion data. This bit is reset after the Read process of the dedicated RAM register. The data is maintained in the register until the next conversion results are available. The ADC register is refreshed at the end of each conversion and maintained during the conversion of the current sample. The data is converted on the 10-bit register, the formula is equal to: lout\_conv = data (10bit)/K. DS13946 - Rev 7 page 54/109 An analogue multiplexer has been implemented to connect the different channels to the amplifier and the ADC block. Due to the current sense amplifier settling time when switching from the current sense mode of one channel, to the current sense mode of another channel, a priority management is implemented to control the time when the data conversion can be done in a safe/stable way and to arbitrate the concurrent ADC sampling requests (see next figures). Figure 22. Conversion window generation A minimum conversion time $(t_{ON\_CS(min)})$ is defined to allow the signal stabilization at the input of the ADC converter and considering the sampling time. The user should manage the phase shift in a way that maximum two channels can be sampled in the same time window. Figure 23. Minimum ON time for digital current sense availability The sequence of channels to be converted is managed through an internal stack: • Stack size is equal to the number of channels plus the frame temperature sensor. DS13946 - Rev 7 page 55/109 - A conversion of selected channels is done based on the information stored at the end of the stack (see Figure 24). - After the reset of the device or when no channels are active, the conversion of the Frame temperature sensor is done continuously. When the conversion of a channel\_x has to start, the channel\_x is moved to the end of the stack while the other remaining channels are moved up. Figure 24. Channel's sequence internal stack ### 5.1.3 Registers The results of the digital conversion are stored in the two dedicated registers, used for the digital conversion of the output current and case sense temperature respectively: - ADCxSR (address from 28h to 29h) Digital Outputx current (one register x channel). - ADC9SR (address 31h) Digital case temperature sensor voltage sense register. Register Bit 15, 14 Bit 13..4 Bit 3 Bit 2 Bit 1 Bit 0 name **UPDTSR** SOCRx **ADCxSR** Digital Value of OUTx Reserved Possibility to Updated status bit. It is set when Reserved Parity current 28h to 29h control the Outx value is updated and cleared state (Read only) when register is read **UPDTSR** Digital Value of case ADC9SR Updated status bit. It is set when Parity Reserved temperature sensor Reserved Reserved 31h value is updated and cleared voltage when register is read Table 38. Registers #### 5.1.4 Synchronous, asynchronous mode #### Normal mode The ADC conversion can work in 4 different sampling modes (stop, start, continuous or filtered) according to the Table 39. Two bits per channel "SPCR1" and "SPCR0" allocated in the Output Configuration Register "OUTCFGRx", allow 4 different sampling modes: DS13946 - Rev 7 page 56/109 | Table 39. Sampli | ing mod | е | |------------------|---------|---| |------------------|---------|---| | SPCRxx | Sampling mode | | | | | | |--------|-----------------|--|--|--|--|--| | 00 | STOP mode | | | | | | | 01 | START mode | | | | | | | 10 | CONTINUOUS mode | | | | | | | 11 | FILTERED mode | | | | | | #### Synchronous mode - Synchronous mode in PWM condition: - Sampling is done according to the PWM rising and falling edge (see Figure 25). See Table 39 for more details about the registers configuration. - The sampling priority will be always allocated at higher priority. - Registers configuration: - SPCR10 = 0h: Synchronous triggered by rising edge on internal PWM. Conversion is executed on the rising edge of the conversion window (see Figure 25). - The ADC real sampling is managed to trigger the sampling point with margin versus falling edge. - SPCR10 = 1h: Synchronous triggered by falling edge of the internal PWM signal. Conversion is executed on the falling edge of the conversion window (see Figure 25). Figure 25. Sequence of channels #### Asynchronous mode In asynchronous mode the ADC result register is continuously refreshed, provided that the channel is commanded on through either the direct input signal or the SOCR register. Conversion is executed during the complete conversion window except the priority arbitration. Since the ADC register is continuously refreshed, its conversion priority is always lower than the sampled channels. Once the PWM counter will reach a value for which synchronous diagnostic of another channel is requested, the internal MUX will switch to this channel and serve the ADC sampling request (channels in synchronous mode have higher priority compared with those in asynchronous mode). Once this sampling will be completed the MUX will switch back to the asynchronous sampling channel, provided that no higher priority sampling requests from other channels occur. If two or more channels are configured in asynchronous mode, the MUX will sequentially switch through those channels, always interrupted when higher priority synchronous sampling requests occur. The thermal case sampling has always low priority for the ADC conversion and so can be interrupted by any channel in sample mode. DS13946 - Rev 7 page 57/109 #### **Registers configuration** - SPCR10 = 2h and SOCRx = 1: Asynchronous with continuous sampling Asynchronous mode, the ADC result register is continuously refreshed, provided that the channel is commanded either through the direct input signal or the SOCR register. Conversion is executed during the complete conversion window except the priority arbitration. Since the ADC register is continuously refreshed, its conversion priority is always lower than sampled channels. - SPCR10 = 3h and SOCRx = 1: Asynchronous with continuous sampling and digital LP filter - The integrated LP filter is activated - This component will filter data coming from the ADC conversion reducing the effect of random noise coming from the analog Current Sense amplifier - SPCR10 = 3h, SOCRx = x and DIx = High: If a channel is commanded off through SOCR, but commanded on through the Direct Input, the asynchronous sampling mode is forced The thermal case sampling has always low priority for the ADC conversion, and so it can be interrupted by any channel in sample mode. Thermal case conversion is always in Asynchronous continuous mode. In Fail Safe condition the ADC conversion is always in Asynchronous/Continuous Mode. - Conversion is executed during the complete conversion window. - No Priority Management is applied, channels are converted according to their position in the stack. No interruption and no priority management are possible. In case of multiple channels active at the same time, the conversion will start with the first one in the stack. Figure 26. Asynchronous with continuous sampling Defined by Sampling point: Rising/Mid/Falling + Asynch #### Sampling concept - PWM mode (internal engine) → All the synchronous modes are available(start, stop, continuous or filtered). - DC mode (internal engine) $\rightarrow$ ADC works in Continuous Mode. The conversion window follows the channel control input signal. - DC mode by/without DI: No difference, since this condition is equivalent to PWM with 100% of duty (the sampling will be always in continuous mode). - PWM mode by DI (external source) → the DIx information is combined (O-red) with the channel control signal. Sampling will be executed according to the PWM mode settings. - With SPCRx = 2h, 3h, sampling is possible (continuous/filtered mode). DS13946 - Rev 7 page 58/109 ### Synchronous mode in DC condition This mode (PWM with 100% duty cycle) is equivalent to the asynchronous mode. **Table 40. ADC Configurations registers** | SOCrx | Dlx | DutyCrx | SPCR1, 0 | Conversion Mode | Feedback type | |-------|-----|---------|----------|----------------------------------------------------------------------|-----------------------| | 1 | Х | X | 00 | Synchronous triggered by falling edge on the internal PWM signal | Output current | | 1 | Х | X | 01 | Output current | | | 1 | Х | Х | 10 | Asynchronous with continuous sampling | Output current | | 1 | Х | Х | 11 | Asynchronous with continuous sampling and digital LP filter | Output current | | 0 | 1 | Х | Х | (Fail Safe mode) Asynchronous with continuous sampling | Output current | | X | Х | Х | Х | Tframe conversion (Always lower priority than current sampled modes) | Tframe sensor voltage | # 5.2 Integrated LP (progressive average) filter In asynchronous mode, when the filtered mode is selected through the dedicated bits "SPCR1 = 1" and "SPCR0 = 1", the integrated LP filter is activated. This component will filter the data coming from the ADC conversion reducing the effect of random noise coming from the analog Current Sense amplifier. Features of the integrated LP filter: - 1<sup>st</sup> order decimating filter on 16 samples. - 1<sup>st</sup> result after 1 sample with progressive averaging of 16 successive samples. $$data(N) = \left(data(N-1) * \frac{15}{16} + data_i\right) / 16 \tag{1}$$ - Continue to accumulate samples during PWM with SOCR = 1. - Keep digitalized value when the channel is turned off. DS13946 - Rev 7 page 59/109 # 5.3 Digital diagnostic The global status byte (GSB) provides the preliminary status of the device during the SPI communication with the device. It informs about the device actual mode (normal/fail-safe). Figure 27. Diagnostic registers By reading the additional status registers, more detailed information is provided. Status information is stored in the status registers. DS13946 - Rev 7 page 60/109 Figure 28. Status registers ## 5.3.1 Status register Table 41. Status register | Address | Name | Access | Description | |------------|--------|------------|----------------------------------------------------------------------| | 20h to 21h | OUTSRx | Read/Clear | Outputs status Register (see register map for detailed description). | | 28h to 29h | ADCxSR | Read | Digital current sense registers. | | 31h | ADC9SR | Read | Digital case temperature sensor voltage sense register. | # 5.4 Overload (VDS high voltage, overload - OVL) Detection of potential overload condition can be performed monitoring the digital current sense registers (ADCxSR). On top of that, the voltage drop on the PowerMOS output stage of each channel is monitored: - If V<sub>DS</sub> (voltage across PowerMOS output stage) exceeds the threshold defined by the parameter (V<sub>CC</sub> - V<sub>DSH\_TH</sub>), an overload condition is detected. In this case, the corresponding real time bit VDSHSRx of the OUTSRx registers (addresses from 20h to 21h) is set. - If V<sub>DS</sub> is lower than the threshold (V<sub>CC</sub> V<sub>DSH TH</sub>), this bit is automatically reset. To avoid false fault indications, it is recommended to perform this check when the channel is in a permanent onstate condition. ## 5.5 Open-load on-state detection The open-load ON-state is performed by reading the digital current sense. DS13946 - Rev 7 page 61/109 ### 5.6 Open-load off-state detection After the channel is completely OFF, if the output voltage $V_{OUT}$ exceeds the open-load detection threshold voltage $V_{DSH-TH}$ , an open-load OFF-state/Stuck to $V_{CC}$ event is detected. It is possible to monitor the voltage drop on the PowerMOS per each channel, checking the content of the corresponding real time bit VDSHSRx in the OUTSRx registers (addresses from 0x20h to 0x21h). When channel x is in off-state, if VDS is lower than the threshold ( $V_{CC}$ - $V_{DSH\_TH}$ ), the VDSHSRx bit is low, otherwise it is in high state. In normal operation, a low value of bit VDSHSRx in off-state must be interpreted as a potential Stuck to $V_{CC}$ condition. However, setting OLOFFCR bit in the OUTCTRCRx register (addresses from 0x00h to 0x01h), it is possible to activate an internal pull-up current generator for the corresponding channel x. In this case a low value of bit VDSHSRx in off-state may indicate either a potential Stuck to $V_{CC}$ or an Open load condition. In the latter case, when the internal pull-up current generator is disabled the bit VDSHSRx is high. To avoid false fault indications, it is recommended to perform these checks when the channel is in a permanent off-state condition. The pull-up current generators can be activated in normal, fail-safe and pre-standby modes; whilst they are switched off in standby mode. Either a HW or SW reset ( $V_{REG} < V_{POR}$ respectively FFh command byte) clears all register contents and hence the current generators are switched off. Figure 29. Open-load OFF-state detection GADG1004171620PS Table 42. V<sub>DSHSR</sub> state in a permanent off-state condition | Case | VDSHSR state in a per | manent off-state condition | |-------------------------------------------|---------------------------------|------------------------------------| | Case | With internal pull-up generator | Without internal pull-up generator | | Case 1: load connected | "1" / no fault condition | "1" / no fault condition | | Case 2: no load | "0" / fault | "1" / no fault signal | | Case 3: output shorted to V <sub>CC</sub> | "0" / fault | "0" / fault | # 5.7 Direct input status bits in OUTSRx (DIENSR) The DIENSR bits read back the logic level of the DIx input assigned through OTP to the specific channel. ## 5.8 Channel feedback status bit in OUTSRx (CHFBSR) The CHFBSRx bit provides a logical "OR" combination of PL, OT failure flags related to OUTPUTx. If CHFBSRx bit is set, the channel OUTPUTx is failing, otherwise, NO failure is present. The bits are refreshed continuously in ON-state and latched in OFF-sate. In order to clear the bit in OFF-state, a Read&Clear command has to be performed. DS13946 - Rev 7 page 62/109 # 5.9 Channel Latch-off status bit in OUTSRx (CHLOFFSR) The CHLOFFSR bit (one per channel) is set as soon as there is a fault condition identified as Power-limitation or over-temperature. In case a Latch-off condition occurs, the faulty channel can be reactivated after clearing the related CHLOFFSR bit through a write operation. A SW reset event clears the content of the register. DS13946 - Rev 7 page 63/109 # 6 Programmable blanking window (PBW) Dedicated registers (CHLOFFTCR0) per channel provide a variable and programmable blanking window in case of power limitation or overtemperature event. During this period, the corresponding channel is in auto-restart mode and the channel is allowed to stay in power-limitation and/or overtemperature state. Once the blanking time has expired, the channel is latching off if the cause of the power limitation or overtemperature event is still present. In this case the channel latches off and the related flag in the latch-off error register (CHLOFFSR) is set. Latch-off flag is also reported in the Global Status Byte (see Global Status byte description). If during the blanking time the cause of power limitation and/or overtemperature event disappears, the timer stops then the rest of the blanking time will be available for another power limitation and/or overtemperature event. Therefore it is up to MCU to reset the timer by refreshing the programmed value in the dedicated register (CHLOFFTCR0). MCU can keep the device in auto-restart forever artificially, by refreshing the programmed blanking time. ### 6.1 Timer The 4-bit value per channel written in the register CHLOFFTCR0 is translated internally into an 8-bit value. The four MSB of this 8-bit value correspond to the content of CHLOFFTCRx register, while the four LSB are filled with 0xF. The 8-bit value refers to an analogue timer value. ch1 CHLOFFTCRx register ch1 ch1 ch1 ch0 ch0 ch0 ch0 m1 m2 m3 m4 1 1 1 1 1 1 n1 n2 n3 Figure 30. Internal timer process The granularity of the 8-bit counter is $t_{STEP}$ . At each power limitation or overtemperature event, the 8-bit counter is decreased by the number of steps equal to the duration of power limitation or overtemperature event. If power limitation or overtemperature phase lasts for less than $t_{STEP}$ the counter is decreased by one step. After each downcount of the 8-bit register, the 4 MSB bits will be transferred to the 4 bits of the corresponding CHLOFFTCRx register in order to refresh this register to the new value of the timer. The microcontroller can read only the 4 MSB bits content of the register. In consequence, the microcontroller can detect a change of every 16 steps of downcounting. The Timer down-counts, if the flag is set as the consequence of the event of power limitation or overtemperature. At the end of the timer's step, the flag is checked. It will be reset if the event is not present. The Timer stops down-counting, each time the event has disappeared, or if the channel is turned into OFF state. This option doesn't include the one step down-counting if the flag is set for the first time. If the event is not present, the Timer will stop down-counting and will reset the flag. In case the Timer reaches the ZERO, the system goes to the latching off state and the related flag in the latch-off error register is set. Downcounting is stopped and the content of the 8-bit counter is frozen, when the channel is commanded off through the Direct Input or the SOCR register. The Timer can stay with an already down-counted value for a long time. It is up to the MCU to reset it. MCU can keep the device in auto-restart mode forever artificially, by refreshing the timer register value so not to reach Zero. The Figure 31 is related to the one timer step. The actions are performed after the rising and falling edges. DS13946 - Rev 7 page 64/109 Figure 31. One timer step actions # 6.2 Blanking window values The range of the configurable blanking window is shown in Table 43. - 0x0: it configures the channel in Latch-OFF mode in case of event without blanking time. Consequently, the channel will latch-off upon the first occurrence of power limitation or overtemperature event. - 0x1 to 0xF: this value represents the time duration; it will be written by MCU in the register (Latch-Off timer register). During this time, the device is allowed to stay in power-limitation and/or over-temperature state before latching off if the "event" is still active or present. The minimum value of the timer, known as Zero, is 0x0F. When the timer reaches this value, the latch-off action will be triggered. The following table shows the time values written by the MCU and their real value in the Timer Register. | | Bit 7 or bit 3 | Bit 6 or bit 2 | Bit 5 or bit 1 | Bit 4 or bit 0 | 0xm | 0xmF | Typical value of blanking time | |--|----------------|----------------|----------------|----------------|-----|------|--------------------------------| | | 0 | 0 | 0 | 0 | 0x0 | 0xF | Latch-OFF (ZERO) | | | 0 | 0 | 0 | 1 | 0x1 | 0x1F | 16 ms | | | 0 | 0 | 1 | 0 | 0x2 | 0x2F | 32 ms | | | 0 | 0 | 1 | 1 | 0x3 | 0x3F | 48 ms | | | | | | | 0x4 | 0x4F | 64 ms | | | | | | | | | | | | 1 | 1 | 1 | 0 | 0xE | 0xEF | 224 ms | | | 1 | 1 | 1 | 1 | 0xF | 0xFF | 240 ms | Table 43. Blanking window values configurations DS13946 - Rev 7 page 65/109 ## 6.3 Power limitation counter The flowchart below displays the flow of the events and states. It does not include the timer update by MCU. Power limitation counter Start Timer Counter = N - 1 No **EVENT?** Yes Wait No End timer? (Flag single step LatchOff timer duration) register 0xEF..0x10 Yes m :: 0xmF Yes **EVENT?** Reset Flag 0 :: 0x0F No 0x0F (End) Stop Timer .Reset Flag Latch OFF .Set Error End timer flag End Figure 32. Power limitation counter flowchart ## 6.4 Fail-safe mode In fail-safe mode, the device is in unlimited auto-restart operation. The blanking time window has no effect on the duration of the auto-restart. The timers in the fail-safe mode are frozen and inactive. This ensures full independence of the fail-safe mode of operation. DS13946 - Rev 7 page 66/109 ## 6.5 Registers For more details refer to the SPI register and diagnostics. Address 010h - Channel Latch OFF Timer Control Register (CHLOFFTCR0) One 16-bit register (Latch-OFF timer: R/W) is used for the channel behavior configuration and the timer value setting. For each channel 4 bits are used. The value is written by MCU from 0x0 to 0xF. Figure 33. Example of behavior channel configuration | Dual device | | | | | | | | | |-------------|-----|-----|-----|-----|-----|-----|-----|--| | ch1 | ch1 | ch1 | ch1 | ch0 | ch0 | ch0 | ch0 | | #### Latch-Off timer register access: - Write command store new value, read-back (during write command) old value equal to the timer downcounting. - Any write command will clear the flag in the latch-OFF-flag register and reset the timer. - This function will be used by MCU to clear the flag in the latch-OFF-flag register, which is a read only register. - Read command read currently down-counted timer value. If the channel was latched because of timer expiration, the channel is kept latched after read command. - Channels latch-off status bit CHLOFFSRx in OUTSRx. Each channel has one CHLOFFSR flag. In case of latch-OFF of a channel, this flag will be set and readable by MCU. This bit must be cleared to allow the channel to resume operation through a read/clear operation. # 6.6 Digital power management A new pin ( $V_{REG}$ ) has been added, to supply the digital part. $V_{DD}$ pin remains in charge for digital I/O and pins supplying to be compatible with system architecture. A capacitor in series with a resistance may be externally connected to $V_{REG}$ pin (vs device GND) to sustain digital part power supply in case of fast battery interruption. The capacitor is charged at a pre-regulated voltage (4.7 V) directly from internal battery reference. In case $V_{DD}$ regulated voltage is supplied, an external diode may be connected between $V_{DD}$ pin (anode) and $V_{REG}$ pin (cathode). DS13946 - Rev 7 page 67/109 # 7 Capacitive charging mode (CCM) The capacitive charging mode (CCM) is an operative condition, available in both fail-safe and normal device states, with channels configured in bulb mode. The procedure to enter CCM is described below: - Device in fail-safe mode: - If MCUext = 1, after 5 consecutive rising edges on DI0 and/or DI1 pins within 400 μs, the corresponding channels will enter CCM, according to DIx OTP configuration. - If MCUext = 0, after 5 consecutive rising edges on DI1 pin within 400 μs, according to OTP mapping, relevant channels shall enter CCM. - Device in normal mode: - Set the CAPCRx bit in the SOCR register to enter CCM. The parameters related to CCM are reported in Table 67. During CCM, the following behaviors are applied: - Harness protection is disabled. - Latch-off delay time after TSD (t<sub>D RESTART</sub>) is disabled. The CCM is automatically aborted after $t_{\text{CCM\_DIS}}$ in both fail-safe and normal states. In normal mode the CCM can be aborted also through an SPI communication, setting the EXIT\_CAPCRx bit in the SOCR register, whenever within the $t_{\text{CCM\_DIS}}$ time frame. The capacitive charging mode charges capacitors with a burst of ICCM pulses, provided that the total impedance is low enough to reach ICCM when charging the capacitor. If ICCM is not reached, the capacitor is charged with a single continuous charging pulse. When a channel is set in capacitive charging mode and the output stage is turned on, an autorestart procedure is started. If the ESR of the connected capacitor and the total output line impedance is low enough to let the channel reach its ICCM value, the channel will turn off after the differential thermal threshold of $\Delta TPLIM\_CCM$ has been reached and autonomously turned on again after the differential thermal hysteresis goes below $\Delta TPLIM\_CCM\_HYST$ threshold. In this operating mode a smooth capacitor charging with low, moderate RMS current is enabled allowing to disable the I²t wire harness protection IP in this channel operating mode. Thanks to the lower values of $\Delta TPLIM\_CCM$ and ICCM compared to normal operating mode, capacitor charging mode is compatible with capacitors up to $C_{MAX}$ even in high ambient temperature conditions. DS13946 - Rev 7 page 68/109 # 8 Parallel mode Parallel mode may be enabled by setting the corresponding OTP bit to 1 (by default, it is disabled). During parallel mode CH0 and CH1 are driven by the only DIx associated to CH0 (depending on DIx assignment logic configured through OTP). When this bit is set high, CH1 control register bits are automatically linked to CH0 values, thus CH1 is programmed exactly as CH0. This means that: - Every control command addressed to CH0 is reflected also to CH1. - Every control command addressed to CH1 is ignored. - Every configuration set addressed to CH0 is reflected also to CH1. - Every configuration set addressed to CH1 is ignored. - LED mode is disabled for CH0 and CH1. - Each channel protection is separated and active, and their triggering impacts both channels (for instance, a thermal shutdown event on CH1 turns off CH0 and CH1 at the same time). - Each channel diagnostic stays separate on their own registers. - Current sense architectures stay separate as well as ADC conversions. - Harness protection is active, merged, and adapted to parallel mode: - t<sub>NOM</sub> as per the one programmed for CH0. - I<sub>NOM</sub> setting for both channels come from CH0 one (the I<sub>NOM</sub> table is automatically doubled). Parallel mode cannot ensure double energy capability due to the natural difference between the clamp structures. Thus, an external free wheeling diode is suggested when enabling this function. For further information refer to the related 'Application note'. When parallel mode is selected, only the bulb functionality is available (LED mode is internally disabled, whatever is the logic state of this bit). DS13946 - Rev 7 page 69/109 # 9 Safety-related functions Two built-in self-tests (BIST) have been implemented in VNF9D5F to automatically check the ADC conversion and $I^2t$ comparators health along the device working life. The two BISTs are contemporarily executed, as soon as $V_{CC}$ is present (the device leaves the start phase). ### 9.1 ADC BIST At each power on reset, the digital part executes the ADC BIST. During the execution of that sequence, current sense reading is disabled and a multiplexer will pass a low reference current IBIST\_MIN for combination <0, 0>, a medium reference current IBIST\_MID for combination <0, 1> and a high reference current IBIST\_MAX for combination <1, 0>. | adc_bist <1> | adc_bist <0> | IBIST | Expected analog current | |--------------|--------------|---------|--------------------------------| | 0 | 0 | Low | 50 μΑ | | 0 | 1 | Mid | 200 μΑ | | 1 | 0 | High | 550 μA | | 1 | 1 | IVFRAME | Dependent on frame temperature | Table 44. ADC built in self-test The ADC conversion results are stored into three distinct R&C registers: - Address 0x32h Digital Current for self-test (Low Level) (ADCLSR) - Address 0x33h Digital Current for self-test (Medium Level) (ADCMSR) - Address 0x34h Digital Current for self-test (High Level) (ADCHSR) The microcontroller validates the expected conversions in the fail-safe state before activating the channels. During ADC BIST execution the channels are released and could be switched on, even if no output current sampling is executed through the ADC. A R&C command should be sent to these registers to check for any stuck bit. Configuration <1, 1> (default one) will end the BIST procedure by redirecting the multiplexer output current to the IVFRAME. It is kept until the next power on reset. | Table 45 | . ADC BIST | conversion | results | |----------|------------|------------|---------| |----------|------------|------------|---------| | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |--------------------------|----------------------------------------|--------------------------------------------|------|------|------|------| | IBIST_Low | IBIST low conversion result | ADC BIST at POR;<br>V <sub>CC</sub> =13 V; | -12% | 81 | 12% | | | IBIST_Mid | IBIST mid conversion result | ADC BIST at POR;<br>V <sub>CC</sub> =13 V; | -10% | 325 | 10% | | | IBIST_High | IBIST high conversion result | ADC BIST at POR;<br>V <sub>CC</sub> =13 V; | -8% | 890 | 8% | | | ADC_bist <sub>exec</sub> | ADC BIST execution time | ADC BIST at POR;<br>V <sub>CC</sub> =13 V; | | 100 | | μs | | I2t_bist <sub>exec</sub> | I2t BIST execution time (channels off) | | | 60 | 70 | μs | DS13946 - Rev 7 page 70/109 ## 9.2 I<sup>2</sup>t curve BIST At each power on reset, the digital part executes the I²t curve BIST. During the execution of that sequence, the fuse current sense is disabled and a multiplexer will pass low reference voltage (0 V) for combination <0, 0>, medium reference voltage (300 mV) for combination <1, 1> and high reference voltage (3 V) for combination <1, 0>. Table 46. I2t built in self-test | l²t_bist <1> | l²t_bist <0> | VBIST | |--------------|--------------|--------| | 0 | 0 | 0 V | | 0 | 1 | 300 mV | | 1 | 0 | 3 V | | 1 | 1 | High-Z | For each setting, after a 10 $\mu$ s delay time, the digital part will acquire the converted value and will compare it with the expected one. If the converted value is the expected one, the corresponding bit in the ITSTSR register (address 0x36h) is set high, otherwise it is set low. Configuration <1, 1> (default one) will end the BIST procedure by setting the multiplexer in high-Z, enabling the fuse current sense and the programmed fuse parameters. This combination is kept until the next power on reset. All channels are disabled till the completion of the procedure. They are allowed to turn on after $I^2t$ BIST execution time (~60 $\mu$ s), after standby transition. DS13946 - Rev 7 page 71/109 # 10 Electrical specifications $v_{cc}$ IVREG VREG VCC VDD $V_{DD}$ CSN V<sub>CSN</sub> $I_{SDI}$ SDI V<sub>SDI</sub> I<sub>SDO</sub> $I_{\text{OUT}_X}$ SDO V<sub>SDO</sub> Isck OUTx 📮 SCK I<sub>PWM\_CLK</sub> PWM\_SCK I<sub>STDBY\_NOT</sub> $V_{PWM\_CLK}$ STDBY\_NOT V<sub>STDBY\_NOT</sub> DIO DI1 GND V<sub>DI1</sub> I<sub>GND</sub> Figure 34. Current and voltage conventions # 10.1 Absolute maximum ratings Stressing the device above the rating listed in Table 47 may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. | Symbol | Parameter | Value | Unit | |--------------------------|----------------------------------------------------------------------|-----------------------|------| | V <sub>CC LSC</sub> | Maximum supply voltage for full short-circuit protection | 18 | V | | V <sub>CCJS</sub> | Maximum jump start voltage for single pulse short circuit protection | 28 | V | | V <sub>CC</sub> | DC supply voltage | 35 | V | | -V <sub>CC</sub> | Reverse DC supply voltage (without external components) | 0.3 | V | | I <sub>OUT0,1</sub> | Maximum DC output current | Internally limited | Α | | -louto,1 | Reverse DC output current | 22 | Α | | I <sub>PWM_CLK</sub> | DC PWM_CLK pin current | +3/-1 | mA | | V <sub>SDO</sub> | DC SPI pin voltage | V <sub>DD</sub> + 0.3 | V | | -V <sub>SDO</sub> | Reverse DC SPI pin voltage | 0.3 | V | | I <sub>SDI,CSN,SCK</sub> | DC SPI pin current | +10/-1 | mA | | I <sub>DD</sub> | DC VDD pin current | +10/-1 | mA | | $V_{DD}$ | DC SPI I/O control supply | 6 | V | | -V <sub>DD</sub> | Reverse SPI I/O control supply | 0.3 | V | | I <sub>DI0,1</sub> | DC direct input current | +10/-1 | mA | | I <sub>VREG</sub> | DC VREG pin current | -10/1 <sup>(1)</sup> | mA | | V <sub>VREG</sub> | DC digital control supply | 6 | V | | -V <sub>VREG</sub> | Reverse digital control supply | 0.3 | V | Table 47. Absolute maximum ratings DS13946 - Rev 7 page 72/109 | Symbol | Parameter | | Value | Unit | |-------------------------|--------------------------------------------------------------------------|------------------------------------------------|------------|------| | I <sub>VSTDBY_NOT</sub> | DC STDBY_NOT pin current | | +10/-1 | mA | | V <sub>STDBY_NOT</sub> | DC STDBY_NOT pin voltage | | 6 | V | | -V <sub>STDBY_NOT</sub> | Reverse DC STDBY_NOT pin voltage | | 0.3 | V | | I <sub>LATCH_UP</sub> | Latch up current | | ±20 | mA | | _ | Maximum switching energy (single pulse); T <sub>Jstart</sub> = 150 °C, L | ED mode | 14 | | | E <sub>MAX</sub> | Maximum switching energy (single pulse); T <sub>Jstart</sub> = 150 °C, E | 50 | – mJ | | | | | DI <sub>0,1</sub> | 2000 | V | | | | V <sub>DD</sub> , V <sub>REG</sub> , STDBY_NOT | 2000 | V | | ESD | Electrostatic discharge (ANSI-ESDA-JEDEC-JS-001-2014) | CSN, SDI, SCK, SDO | 2000 | V | | | | OUT <sub>0,1</sub> | 4000 | V | | | | V <sub>CC</sub> | 4000 | V | | T <sub>J</sub> | Operating junction temperature range | | -40 to 150 | °C | | T <sub>stg</sub> | Storage temperature range | | -55 to 150 | °C | <sup>1.</sup> Internally limited in operative mode. ### 10.2 Thermal data Table 48. Thermal data | Symbol | Parameter | Typ. value | Unit | |-------------------|---------------------------------------------------------|---------------|------| | R <sub>thJB</sub> | Thermal resistance, junction-to-board (JEDEC JESD 51-8) | 6.5 | °C/W | | R <sub>thJA</sub> | Thermal resistance, junction-to-ambient | See Figure 46 | °C/W | ### 10.3 SPI electrical characteristics 2.7 V < V\_DD < 5.5 V, 2.7 V < V\_CC < 28 V, -40 $^{\circ}C$ < T\_J < 150 $^{\circ}C$ , unless otherwise specified. **Table 49. DC characteristics** | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |------------------------|------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|------|------|------|------| | | 1 | / <sub>DD</sub> and V <sub>REG</sub> pins | | | | | | $V_{DD}$ | Operating digital I/O pins supply | | | | 5 | V | | V <sub>DD_TH</sub> | Low Voltage Detection Threshold | | 1.2 | 1.8 | 2.4 | V | | I <sub>VDD</sub> | Digital I/O pins supply current in normal mode | V <sub>DD</sub> = 5 V; SPI active without frame communication | | 11 | 20 | μA | | l <sub>VDDstdby</sub> | Digital part supply current in standby state | V <sub>DD</sub> = 5 V; T <sub>J</sub> = 125 °C;<br>INx = 0 V | | 11 | 20 | μA | | V <sub>REG</sub> | Digital logic supply | | 4.25 | 4.70 | 5.20 | V | | V <sub>REG_POR_H</sub> | Digital logic supply, Power-on reset threshold. Device leaves the sleep mode. Supply of digital part is reset. | V <sub>REG</sub> increasing; V <sub>CC</sub> > V <sub>USD</sub> | 1.65 | 2.15 | 2.65 | V | | V <sub>REG_POR_L</sub> | Power-on shutdown threshold. Device enters sleep mode. Supply of digital part in shutdown. | V <sub>REG</sub> decreasing; V <sub>CC</sub> > V <sub>USD</sub> | 1.4 | 1.9 | 2.4 | V | DS13946 - Rev 7 page 73/109 | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |----------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------|---------------------|------|---------------------|------| | V <sub>REG_POR_HYST</sub> | Power-on reset hysteresis | | | 0.15 | | V | | I <sub>VREG</sub> <sup>(1)</sup> | Digital part supply current during temporary battery disconnection | SPI active without frame communication | | -1.5 | | mA | | I <sub>VREG_OUT</sub> | I <sub>VREG</sub> during transient external capacitor charging | V <sub>REG</sub> increasing; V <sub>CC</sub> > V <sub>USD</sub> | | 35 | 55 | mA | | | SDI, | SCK, PWM_CLK pins | | | | | | I <sub>IL</sub> | Low level Input current | $V_{SDI,SCK,PWM\_CLK} = 0.3 V_{DD}$ | 1 | | 10 | μA | | I <sub>IH</sub> | High level Input current | V <sub>SDI,SCK,PWM_CLK</sub> = 0.7 V <sub>DD</sub> | 1 | | 10 | μA | | V <sub>IL</sub> | Input low voltage | | | | 0.3 V <sub>DD</sub> | V | | V <sub>IH</sub> | Input high voltage | | 0.7 V <sub>DD</sub> | | | V | | V <sub>I_HYST</sub> | Input hysteresis voltage | | | 0.5 | | V | | V <sub>SDI_CL</sub> | SDI clamping voltage | I <sub>IN</sub> = 1 mA | 6 | | 8.2 | V | | V <sub>SDI_CL</sub> | SDI clamping voltage | I <sub>IN</sub> = -1 mA | | -0.7 | | V | | V | CCI/ elementary voltage | I <sub>IN</sub> = 1 mA | 6 | | 8.2 | V | | V <sub>SCK_CL</sub> | SCK clamping voltage | I <sub>IN</sub> = -1 mA | | -0.7 | | V | | V | DIAMA CLIK alamania a valta aa | I <sub>IN</sub> = 1 mA | 6 | | 8.2 | V | | V <sub>PWM_CLK</sub> | PWM_CLK clamping voltage | I <sub>IN</sub> = -1 mA | | -0.7 | | V | | | | SDO pin | | | | | | $V_{OL}$ | Output low voltage | I <sub>SDO</sub> = -5 mA; CSN low; fault condition | | | 0.2 V <sub>DD</sub> | V | | V <sub>OH</sub> | Output high voltage | I <sub>SDO</sub> = 5 mA; CSN low; no fault condition | 0.8 V <sub>DD</sub> | | | ٧ | | I <sub>LO</sub> | Output leakage current | $V_{SDO} = 0 \text{ V or } V_{DD}$ , CSN high | -5 | | 5 | μA | | | | CSN pin | | | | | | I <sub>IL_CSN</sub> | Low level Input current | $V_{CSN} = 0.3 V_{DD}$ | -10 | | | μA | | I <sub>IH_CSN</sub> | High level Input current | $V_{CSN} = 0.7 V_{DD}$ | | | -1 | μA | | V <sub>IL_CSN</sub> | Output low voltage | | | | 0.3 V <sub>DD</sub> | V | | V <sub>IH_CSN</sub> | Output high voltage | | 0.7 V <sub>DD</sub> | | | V | | V <sub>HYST_CSN</sub> | Input hysteresis voltage | | | 0.5 | | V | | V | CCN elemning voltage | I <sub>IN</sub> = 1 mA | 6 | | 8.2 | V | | V <sub>CL_CSN</sub> | CSN clamping voltage | I <sub>IN</sub> = -1 mA | | -0.7 | | ٧ | <sup>1.</sup> Parameter evaluated by characterization, not tested in production. Table 50. AC characteristics (SDI, SCK, CSN, SDO) | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |---------------------------------|--------------------------------|-------------------------------|------|------|------|------| | C <sub>OUT</sub> <sup>(1)</sup> | Output capacitance (SDO) | V <sub>OUT</sub> = 0 V to 5 V | - | - | 10 | pF | | C <sub>IN</sub> <sup>(1)</sup> | Input capacitance (SDI) | V <sub>IN</sub> = 0 V to 5 V | - | - | 10 | pF | | OIN | Input capacitance (other pins) | V <sub>IN</sub> = 0 V to 5 V | - | - | 20 | pF | <sup>1.</sup> Parameter specified by design, not tested in production. DS13946 - Rev 7 page 74/109 **Table 51. Dynamic characteristics** | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |-----------------------------------|---------------------------------------------------------------------------------|------------------|------|------|------|------| | f <sub>C</sub> | SPI clock frequency | Duty cycle = 50% | 2 | 4 | 8 | MHz | | t <sub>WHCH</sub> | CSN timeout: time to release SDO bus | | 30 | | 70 | ms | | t <sub>WDTB</sub> | Watchdog toggle bit timeout | | 30 | - | 70 | ms | | t <sub>SLCH</sub> | CSN low setup time | | 60 | | | ns | | tshch | CSN high setup time | | 600 | | | ns | | t <sub>DVCH</sub> | Data in setup time | | 10 | | | ns | | t <sub>CHDX</sub> | Data in hold time | | 15 | | | ns | | t <sub>CH</sub> | Clock high time | | 60 | | | ns | | t <sub>CL</sub> | Clock low time | - | 60 | - | - | ns | | t <sub>CLQV</sub> | Clock low to output valid | COUT = 1 nF | | 75 | | ns | | t <sub>QLQH</sub> | Output rise time | COUT = 1 nF | | 55 | | ns | | t <sub>QHQL</sub> | Output fall time | COUT = 1 nF | | 55 | | ns | | t <sub>WU</sub> | Rising edge of V <sub>REG</sub> to first allowed communication | | 3 | | 26 | μs | | t <sub>stdby_out_CSN</sub> | Minimum time during which CSN must be toggled low to go out of STDBY mode | | 2 | 15 | 120 | μs | | t <sub>stdby_out_STBYNOT</sub> | Minimum time during which STBY_NOT must be toggled high to go out of STDBY mode | | 2 | 15 | 120 | μs | | t <sub>SCLK</sub> (1) | SCK setup time before CSN rising | | 20 | | | ns | | t <sub>CSNQV</sub> <sup>(1)</sup> | CSN low to output valid | | | | 200 | ns | | t <sub>CSNQT</sub> <sup>(1)</sup> | CSN high to output tristate | | | | 200 | ns | <sup>1.</sup> Parameter specified by design and evaluated by characterization, not tested in production. DS13946 - Rev 7 page 75/109 Figure 35. SPI dynamic characteristics DS13946 - Rev 7 page 76/109 ### 10.4 Electrical characteristics 7 V < V $_{CC}$ < 28 V, –40 $^{\circ}C$ < T $_{J}$ < 150 $^{\circ}C,$ unless otherwise specified. Table 52. Power section | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |--------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------------|------|------|------| | V <sub>CC</sub> | Operating supply voltage | | 4 | 13 | 28 | V | | V <sub>USD</sub> | Undervoltage shutdown | V <sub>CC</sub> decreasing | | 2 | 2.7 | V | | V <sub>USDhyst</sub> | Undervoltage shutdown hysteresis | | | 0.1 | | V | | V <sub>USDreset</sub> | Undervoltage shutdown reset | V <sub>CC</sub> rising | | | 3 | V | | V <sub>USDcranking</sub> | Undervoltage shutdown during cranking | V <sub>CC</sub> decreasing | | | 3.2 | V | | | | I <sub>CC</sub> = 20 mA,<br>I <sub>OUT0.1</sub> = 0 A, T <sub>J</sub> = -40 °C | 35 | | | V | | V <sub>clamp</sub> | V <sub>CC</sub> clamp voltage | I <sub>CC</sub> = 20 mA,<br>I <sub>OUT0,1</sub> = 0 A, 25 °C < T <sub>J</sub> < 150 °C | 36 | 38 | 45 | V | | | | Standby mode; V <sub>CC</sub> = 13 V;<br>T <sub>J</sub> = 25 °C; V <sub>OUTx</sub> = open | 13 V;<br>pen 0.1 0.8 | μA | | | | I <sub>SOFF</sub> | Supply current | Standby mode; V <sub>CC</sub> = 13 V;<br>T <sub>J</sub> = 85 °C; V <sub>OUTx</sub> = open | | 0.1 | 0.8 | μA | | | | Standby mode; V <sub>CC</sub> = 13 V;<br>T <sub>J</sub> = 125 °C; V <sub>OUTx</sub> = open | | | 8 | μA | | I <sub>SON</sub> | Supply current in active mode (device in fail-safe or normal mode) | ON-state (all channels OFF), $V_{CC}$ = 13 V, $I_{OUT0,1}$ = 0 A | | 4 | 5.5 | mA | | $\Delta I_{Son}$ | Additional supply current for each output in ON state driving nominal current | ON-state (per channel), V <sub>CC</sub> = 13 V, I <sub>OUT0,1</sub> = I <sub>TYP</sub> | | | 1.95 | mA | | | | $V_{OUT}$ = open, $V_{DD}$ = 0 V,<br>$V_{CC}$ = 13 V, $T_{J}$ = 25 °C<br>(total current, channels 0,1) | 0 | 0.01 | 0.8 | μA | | I <sub>L(off)</sub> | OFF-state output current | $V_{OUT}$ = open, $V_{DD}$ = 0 V,<br>$V_{CC}$ = 13 V, $T_{J}$ = 125 °C<br>(current per channel) | 0 | | 0.7 | μA | | V <sub>F0,1</sub> | Output V <sub>CC</sub> diode voltage <sup>(1)</sup> | V <sub>CC</sub> = 13 V, -I <sub>OUT</sub> = 2.5 A, T <sub>J</sub> = 150 °C | | 0.7 | | V | <sup>1.</sup> For each channel. Table 53. Logic inputs (DI<sub>0,1</sub> and STDBY\_NOT pins) | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |-----------------------|--------------------------|-------------------------|------|------|------|------| | V <sub>IL</sub> | Input low level voltage | | | | 0.9 | V | | I <sub>IL</sub> | Low level input current | V <sub>IN</sub> = 0.9 V | 1 | | | μΑ | | V <sub>IH</sub> | Input high level voltage | | 2.1 | | | V | | I <sub>IH</sub> | High level input current | V <sub>IN</sub> = 2.1 V | | | 10 | μΑ | | V <sub>I(hyst)</sub> | Input hysteresis voltage | | 0.2 | | | V | | V <sub>DI0,1_CL</sub> | VDI0,1 clamp voltage | I <sub>IN</sub> = 1 mA | 6 | | 8.2 | V | DS13946 - Rev 7 page 77/109 | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |------------------------|-----------------------------------------|-------------------------|------|------|------|------| | V <sub>DI0,1_CL</sub> | VDI0,1 clamp voltage | I <sub>IN</sub> = -1 mA | | -0.7 | | V | | V <sub>STDBY_NOT</sub> | V | I <sub>IN</sub> = 3 mA | 9 | | 15 | V | | | V <sub>STDBY_NOT</sub> clamping voltage | I <sub>IN</sub> = -1 mA | | -0.7 | | V | ### Table 54. Digital timings | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |------------------------|-----------------------------------------------------------|-----------------|------|------|------|------| | t <sub>STDBY</sub> | Pre-standby mode counter | - | - | 100 | - | μs | | t <sub>PRESTDBY</sub> | Timing needed to enter Pre-standby from fail-safe | - | - | 14 | - | ms | | t <sub>FILTER_OL</sub> | Filtering time before channel off and latched in overload | - | - | 4 | - | μs | | t <sub>D_RESTART</sub> | Restart delay time after thermal shutdown event | - | - | 50 | - | ms | ### Table 55. Protection | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------|---------------------------|------------------------------|------------------------|------| | $\DeltaT_PLIM$ | Junction-case temperature difference triggering power limitation protection | V <sub>CC</sub> = 16 V | | 65 | | °C | | $\Delta T_{PLIM}$ | Junction-case temperature difference triggering power limitation protection | V <sub>CC</sub> = 19 V | | 41 | | °C | | $\Delta T_{PLIMR}$ | Junction-case temperature difference resetting power limitation protection | V <sub>CC</sub> = 16 V | | 62 | | °C | | $\Delta T_{PLIMR}$ | Junction-case temperature difference resetting power limitation protection | V <sub>CC</sub> = 19 V | | 39 | | °C | | | Shutdown temperature | V <sub>CC</sub> = 13 V | 150 | 175 | 210 | °C | | T <sub>TSD</sub> | Shutdown temperature (V <sub>CC</sub> decreasing) <sup>(1)</sup> | V <sub>CC</sub> = 2.7 V | 140 | | | °C | | | Shutdown temperature during cranking (V <sub>CC</sub> decreasing) <sup>(1)</sup> | V <sub>CC</sub> = 3.2 V | 140 | | | °C | | T <sub>R</sub> <sup>(1)</sup> | Reset temperature | V <sub>CC</sub> = 13 V, latched off mode disabled | T <sub>RS</sub> + 1 | T <sub>RS</sub> + 5 | | °C | | T <sub>RS</sub> <sup>(1)</sup> | Thermal reset of OTFLTR fault detection | V <sub>CC</sub> = 13 V, latched off mode disabled | 135 | | | °C | | T <sub>HYST</sub> <sup>(1)</sup> | Thermal hysteresis (TTSD - TR) | V <sub>CC</sub> = 13 V, latched off mode disabled | | 10 | | °C | | T <sub>CSD0,1</sub> <sup>(1)</sup> | Case thermal detection pre-warning | V <sub>CC</sub> = 13 V | T <sub>CSD</sub> nom – 10 | T <sub>CSD</sub> nom | T <sub>CSD</sub> nom + | °C | | T <sub>CR</sub> <sup>(1)</sup> | Case thermal detection reset | V <sub>CC</sub> = 13 V | | T <sub>CSD</sub> nom<br>- 10 | | °C | | V <sub>DS_OVL</sub> | V <sub>DS</sub> overload detection threshold | | V <sub>CC</sub> - 2 | V <sub>CC</sub> - 1.5 | V <sub>CC</sub> - 1 | V | | V <sub>DS_OVL_HYST</sub> | V <sub>DS</sub> overload detection threshold<br>Hysteresis | | | 0.2 | | V | | t <sub>Blanking</sub> | Programmable blanking time | | 14.4 | | 264 | ms | DS13946 - Rev 7 page 78/109 1. Parameter specified by design and evaluated by characterization, not tested in production. Table 56. Open-load detection (7 V < V<sub>CC</sub> < 18 V) | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |---------------------|----------------------------------------------------------------|---------------------------------------------------------------------------------|---------------------|-----------------------|---------------------|------| | V <sub>DSH_TH</sub> | Open-load OFF-state voltage detection threshold | CHx off | V <sub>CC</sub> - 2 | V <sub>CC</sub> - 1.5 | V <sub>CC</sub> - 1 | V | | I <sub>PU</sub> | Pull-up current generator for open-load at OFF-state detection | Pull-up current generator active,<br>V <sub>OUT</sub> = V <sub>CC</sub> - 1.0 V | -0.5 | -1 | -1.5 | mA | ### 10.5 PWM unit 2.7 V < $V_{DD}$ < 5.5 V; -40 °C < $T_{J}$ < 150 °C, unless otherwise specified. Table 57. PWM unit | Symbol | Parameter | Min. | Тур. | Max. | Unit | |-----------------------------|--------------------------|------|------|------|------| | PWM <sub>RES</sub> | PWM resolution | | | 0.1 | % | | 1 WWRES | r www resolution | | | 0.2 | % | | PWM <sub>CLK</sub> | PWM clock range | 300 | 400 | 500 | kHz | | PWM <sub>CLK_FBCK</sub> | PWM clock fallback | 300 | 400 | 500 | kHz | | PWM <sub>CLK_FBCK_DLY</sub> | PWM clock fallback delay | 20 | | 40 | μs | **Table 58. ADC characteristics** | Symbol | Parameter | Min. | Тур. | Max. | Unit | |---------------------|---------------------|------|------|------|------| | ASC <sub>RES</sub> | ADC resolution | - | 10 | - | bits | | ADC <sub>CONV</sub> | ADC conversion rate | - | 10 | - | kS/s | ### 10.6 Bulb mode Table 59. Bulb-Power section | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |------------------------------------|------------------------------------------------|----------------------------------------------------------------------------|------|------|------|------| | | ON-state resistance | I <sub>OUT</sub> = 5.4 A; T <sub>J</sub> = 25 °C | - | 5.9 | | mΩ | | R <sub>ON</sub> <sup>(1)</sup> | | I <sub>OUT</sub> = 5.4 A; T <sub>J</sub> = 150 °C | - | | 13 | mΩ | | NON. | | $I_{OUT}$ = 5.4 A; $V_{CC}$ = 4 V; $V_{CC}$ decreasing; $T_J$ = 25 °C | - | | 11 | mΩ | | | | $I_{OUT}$ = 2.2 A; $V_{CC}$ = 3.2 V; $V_{CC}$ decreasing; $T_{J}$ = -40 °C | - | | 59 | mΩ | | R <sub>ON_Rev</sub> <sup>(1)</sup> | R <sub>DSON</sub> in reverse battery condition | V <sub>CC</sub> = 13 V; T <sub>J</sub> = 25 °C | - | 5.9 | | mΩ | 1. For each channel. Table 60. Bulb–Switching (V<sub>CC</sub> = 13 V; Normal switch mode) | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |---------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|------|------|------|------| | t <sub>don</sub> <sup>(1)</sup> | Turn-on delay time Ch <sub>0,1</sub> at T <sub>J</sub> = 25 °C to 150 °C | Fail-safe mode, bulb mode, from DIx rising to 20% $V_{OUT}$ ; $R_L$ = 2.4 $\Omega$ ; SLOPECRx = 00 | 20 | 55 | 100 | μs | DS13946 - Rev 7 page 79/109 | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |----------------------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------|------|------|------| | t <sub>doff</sub> <sup>(1)</sup> | Turn-off delay time $Ch_{0,1}$ at $T_J = 25 ^{\circ}C$ to 150 $^{\circ}C$ | Fail-safe mode, bulb mode, from DIx falling to 80% $V_{OUT}$ ; $R_L$ = 2.4 $\Omega$ ; SLOPECRx = 00 | 25 | 50 | 80 | μs | | t <sub>skew</sub> (1) | Turn-off turn-on time $Ch_{0,1}$ at $T_J = 25$ °C to 150 °C | Differential Pulse skew ( $t_{doff}$ - $t_{don}$ );<br>$R_L$ = 2.4 $\Omega$ ; SLOPECRx = 00 | -35 | 0 | 35 | μs | | (dVOUT/dt)on <sup>(1)</sup> | | $V_{OUT}$ = 2.6 V to 7.8 V; $R_L$ = 2.4 $\Omega$ SLOPECRx = 00 | 0.16 | 0.40 | 0.62 | V/µs | | | Turn-on voltage slope $Ch_{0,1}$ at $T_J = 25$ °C to 150 °C | $V_{OUT}$ = 2.6 V to 7.8 V; $R_L$ = 2.4 $\Omega$ SLOPECRx = 01 | 0.21 | 0.42 | 0.64 | V/µs | | | | $V_{OUT}$ = 2.6 V to 7.8 V; $R_L$ = 2.4 $\Omega$ SLOPECRx = 10 | 0.23 | 0.44 | 0.68 | V/µs | | | | $V_{OUT}$ = 2.6 V to 7.8 V; $R_L$ = 2.4 $\Omega$ SLOPECRx = 11 | 0.25 | 0.46 | 0.73 | V/µs | | | Turn-off voltage slope Ch <sub>0,1</sub> at | $V_{OUT}$ = 10.4 V to 5.2 V; $R_L$ = 2.4 $\Omega$ SLOPECRx = 00 | 0.13 | 0.40 | 0.60 | V/µs | | (a) (O) IT (a) (aff(1) | | $V_{OUT}$ = 10.4 V to 5.2 V; $R_L$ = 2.4 $\Omega$ SLOPECRx = 01 | 0.16 | 0.48 | 0.70 | V/µs | | (dVOUT/dt)off <sup>(1)</sup> | T <sub>J</sub> = 25 °C to 150 °C | $V_{OUT}$ = 10.4 V to 5.2 V; $R_L$ = 2.4 $\Omega$ SLOPECRx = 10 | 0.21 | 0.60 | 0.86 | V/µs | | | | $V_{OUT}$ = 10.4 V to 5.2 V; $R_L$ = 2.4 $\Omega$ SLOPECRx = 11 | 0.25 | 0.72 | 0.98 | V/µs | | W <sub>ON</sub> <sup>(2)</sup> | Switching losses energy at turn-on Ch <sub>0,1</sub> | $R_L = 2.4 \Omega$ ; SLOPECRx = 00 | | 1 | 3.6 | mJ | | $W_{OFF}^{(2)}$ | Switching losses energy at turn-off Ch <sub>0,1</sub> | $R_L = 2.4 \Omega$ ; SLOPECRx = 00 | | 0.52 | 0.9 | mJ | <sup>1.</sup> See Figure 36. Switching characteristics. Table 61. Bulb-Protection and diagnostic | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |----------------------------------------|-------------------------------|------------------------------------------------------------------------------------------------|---------------------|---------------------|---------------------|------| | L (1) | DC short-circuit current | V <sub>CC</sub> = 16 V, T <sub>J</sub> = -40 °C | -15% | 84 | 15% | Α | | I <sub>LIMH_ch0,1</sub> <sup>(1)</sup> | | V <sub>CC</sub> = 16 V, T <sub>J</sub> = 150 °C | -15% | 57.5 | 15% | Α | | dt 10 V | DC short sinsuit surrent | $V_{CC} = 19 \text{ V}, T_{J} = -40 \text{ °C}$ -15% 63 | 15% | _ | | | | I <sub>LIMH_ch0,1</sub> at 19 V | DC short-circuit current | V <sub>CC</sub> = 19 V, T <sub>J</sub> = 150 °C | -15% | 44.5 | 15% | A | | I <sub>LIMH_ch0,1</sub> at 22 V | DC short-circuit current | V <sub>CC</sub> = 22 V, T <sub>J</sub> = 25 °C | | 23 | | Α | | V <sub>DEMAG</sub> | Turn-off output voltage clamp | I <sub>OUT</sub> = 1 A; V <sub>IN0,1</sub> = 0 V;<br>L = 6 mH; 25 °C < T <sub>J</sub> < 150 °C | V <sub>CC</sub> -36 | V <sub>CC</sub> -38 | V <sub>CC</sub> -45 | V | <sup>1.</sup> $I_{LIMH\_ch0,1}$ ensured between 7 V and 16 V, -40 °C < $T_J$ < 150 °C. Table 62. Bulb–Digital current sense (7 V < $V_{CC}$ < 18 V, channel 0, 1; $T_J$ = -40 °C to 150 °C) | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |------------------|------------------------------------------------------------------|---------------------------|------|------|------|------| | K <sub>OL</sub> | Digital current sense gain: ADC <sub>OUT</sub> /I <sub>OUT</sub> | I <sub>OUT</sub> = 350 mA | -65% | 34 | 65% | 1/A | | K <sub>LED</sub> | Digital current sense gain: ADC <sub>OUT</sub> /I <sub>OUT</sub> | I <sub>OUT</sub> = 600 mA | -35% | 33 | 35% | 1/A | | Κ <sub>0</sub> | Digital current sense gain: ADC <sub>OUT</sub> /I <sub>OUT</sub> | I <sub>OUT</sub> = 1.1 A | -15% | 32 | 15% | 1/A | DS13946 - Rev 7 page 80/109 <sup>2.</sup> Parameter specified by design and evaluated by characterization, not tested in production. | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |---------------------------------------------|------------------------------------------------------------------|---------------------------|------|------|------|------| | K <sub>1</sub> | Digital current sense gain: ADC <sub>OUT</sub> /I <sub>OUT</sub> | I <sub>OUT</sub> = 5.4 A | -8% | 32 | 8% | 1/A | | K <sub>2</sub> | Digital current sense gain: ADC <sub>OUT</sub> /I <sub>OUT</sub> | I <sub>OUT</sub> = 16.2 A | -7% | 32 | 7% | 1/A | | I <sub>OUT_OFFSET</sub> (1) | Output current offset | I <sub>SENSE</sub> = 000H | -90 | | 90 | mA | | I <sub>OUT_SAT_BULB</sub> | Output saturation current in bulb mode | I <sub>SENSE</sub> = 3FFH | 24.5 | | | Α | | t <sub>ON_CS(min)_Bulb</sub> <sup>(1)</sup> | Minimum ON time for digital current sense availability | | | | 280 | μs | <sup>1.</sup> Parameter specified by design and evaluated by characterization, not tested in production. ### 10.7 LED mode 7 V < $V_{CC}$ < 18 V; -40 $^{\circ}C$ < $T_{J}$ < 150 $^{\circ}C,$ unless otherwise specified. Table 63. LED-Power section | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |--------------------------------------|---------------------|---------------------------------------------------------------------------|------|------|------|------| | | ON-state resistance | I <sub>OUT</sub> = 1.35 A; T <sub>J</sub> = 25 °C | - | 24 | | mΩ | | <b>D</b> (1) | | I <sub>OUT</sub> = 1.35 A; T <sub>J</sub> = 150 °C | - | | 52 | mΩ | | R <sub>ON_ch0,1</sub> <sup>(1)</sup> | | I <sub>OUT</sub> = 1.35 A; VCC = 4 V; T <sub>J</sub> = 25 °C | - | | 44 | mΩ | | | | $I_{OUT}$ = 0.67; $V_{CC}$ = 3.2 V; $V_{CC}$ decreasing; $T_{J}$ = -40 °C | - | | 240 | mΩ | 1. For each channel. Table 64. LED-Switching (V<sub>CC</sub> = 13 V; Normal switch mode) | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |----------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|------|------|------|------| | t <sub>don</sub> <sup>(1)</sup> | Turn-on delay time $Ch_{0,1}$ at $T_J = 25 ^{\circ}C$ to 150 $^{\circ}C$ | Fail-safe mode, LED mode, from DIx rising to 20% VOUT; $R_L$ = 10 $\Omega$ ; SLOPECRx = 00 | 15 | 30 | 50 | μs | | t <sub>doff</sub> | Turn-off delay time $Ch_{0,1}$ at $T_J = 25 ^{\circ}C$ to 150 $^{\circ}C$ | Fail-safe mode, bulb mode, from DIx falling to 80% VOUT; $R_L$ = 10 $\Omega$ ; SLOPECRx = 00 | 16 | 30 | 45 | μs | | t <sub>skew</sub> <sup>(1)</sup> | Turn-off, turn-on time $Ch_{0,1}$ at $T_J = 25 ^{\circ}C$ to $150 ^{\circ}C$ | Differential pulse skew ( $t_{pHL}$ - $t_{pLH}$ );<br>R <sub>L</sub> = 10 $\Omega$ ; SLOPECRx = 00 | -50 | 0 | 50 | μs | | | | $V_{OUT}$ = 2.6 V to 7.8 V; $R_L$ = 10 $\Omega$ ; SLOPECRx = 00 | 0.35 | 0.67 | 1.00 | V/µs | | (1) (OLIT(11) - ;; (1) | Turn-on voltage slope Ch <sub>0,1</sub> at | $V_{OUT}$ = 2.6 V to 7.8 V; $R_L$ = 10 $\Omega$ ; SLOPECRx = 01 | 0.38 | 0.75 | 1.13 | V/µs | | (dVOUT/dt)on <sup>(1)</sup> | T <sub>J</sub> = 25 °C to 150 °C | $V_{OUT}$ = 2.6 V to 7.8 V; $R_L$ = 10 $\Omega$ ; SLOPECRx = 10 | 0.48 | 0.92 | 1.35 | V/µs | | | | $V_{OUT}$ = 2.6 V to 7.8 V; $R_L$ = 10 $\Omega$ ; SLOPECRx = 11 | 0.6 | 1.2 | 2.0 | V/µs | | | | $V_{OUT}$ = 10.4 V to 5.2 V; $R_L$ = 10 $\Omega$ ; SLOPECRx = 00 | 0.28 | 0.62 | 1.0 | V/µs | | (4)(0)(17(4))-(9(1) | Turn-off voltage slope Ch <sub>0,1</sub> at | $V_{OUT}$ = 10.4 V to 5.2 V; $R_L$ = 10 $\Omega$ ; SLOPECRx = 01 | 0.35 | 0.72 | 1.1 | V/µs | | (dVOUT/dt)off <sup>(1)</sup> | T <sub>J</sub> = 25 °C to 150 °C | $V_{OUT}$ = 10.4 V to 5.2 V; $R_L$ = 10 $\Omega$ ; SLOPECRx = 10 | 0.55 | 0.95 | 1.35 | V/µs | | | | $V_{OUT}$ = 10.4 V to 5.2 V; $R_L$ = 10 Ω; SLOPECRx = 11 | 0.7 | 1.4 | 2.0 | V/µs | DS13946 - Rev 7 \_\_\_\_\_\_ page 81/109 | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |---------------------------------|-------------------------------------------------------|-----------------------------------|------|------|------|------| | W <sub>ON</sub> <sup>(2)</sup> | Switching losses energy at turn-on Ch <sub>0,1</sub> | $R_L = 10 \Omega$ ; SLOPECRx = 00 | | 0.07 | 0.21 | mJ | | W <sub>OFF</sub> <sup>(2)</sup> | Switching losses energy at turn-off Ch <sub>0,1</sub> | $R_L = 10 \Omega$ ; SLOPECRx = 00 | | 0.07 | 0.15 | mJ | <sup>1.</sup> See Figure 36. Table 65. LED-Protection and diagnosis | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |----------------------------------------|--------------------------|-------------------------------------------------|------|------|------|------| | L (1) | DC short-circuit current | V <sub>CC</sub> = 16 V, T <sub>J</sub> = -40 °C | -15% | 19.5 | 15% | _ | | I <sub>LIMH_ch0,1</sub> <sup>(1)</sup> | DC SHOIT-CITCUIT CUITEIN | V <sub>CC</sub> = 16 V, T <sub>J</sub> = 150 °C | -15% | 13.5 | 15% | A | | I <sub>LIMH_ch0,1</sub> at 19 V | DC short-circuit current | V <sub>CC</sub> = 19 V, T <sub>J</sub> = -40 °C | -15% | 15 | 15% | | | | | V <sub>CC</sub> = 19 V, T <sub>J</sub> = 150 °C | -15% | 10 | 15% | Α | <sup>1.</sup> $I_{LIMH\_ch0,1}$ , guaranteed between 7 V and 16 V, -40 °C < $T_J$ < 150 °C. Table 66. LED-Digital current sense (7 V < $V_{CC}$ < 18 V, channel 0,1; $T_J$ = -40 °C to 150 °C) | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |---------------------------------|------------------------------------------------------------------|---------------------------|------|------|------|------| | K <sub>OL</sub> | Digital current sense gain: ADC <sub>OUT</sub> /I <sub>OUT</sub> | I <sub>OUT</sub> = 90 mA | -65% | 144 | 65% | 1/A | | K <sub>LED</sub> | Digital current sense gain: ADC <sub>OUT</sub> /I <sub>OUT</sub> | I <sub>OUT</sub> = 140 mA | -35% | 143 | 35% | 1/A | | К <sub>0</sub> | Digital current sense gain: ADC <sub>OUT</sub> /I <sub>OUT</sub> | I <sub>OUT</sub> = 270 mA | -15% | 140 | 15% | 1/A | | К <sub>1</sub> | Digital current sense gain: ADC <sub>OUT</sub> /I <sub>OUT</sub> | I <sub>OUT</sub> = 1.35 A | -8% | 140 | 8% | 1/A | | К <sub>2</sub> | Digital current sense gain: ADC <sub>OUT</sub> /I <sub>OUT</sub> | I <sub>OUT</sub> = 4 A | -7% | 140 | 7% | 1/A | | I <sub>OUT_OFFSET</sub> (1) | Output current offset | I <sub>SENSE</sub> = 000H | -25 | | 25 | mA | | I <sub>OUT_SAT_LED</sub> | Output saturation current in LED mode | I <sub>SENSE</sub> = 3FFH | 6 | | | Α | | t <sub>ON_CS(min)_LED</sub> (1) | Minimum ON time for digital current sense availability | | | | 150 | μs | <sup>1.</sup> Parameter specified by design and evaluated by characterization, not tested in production. DS13946 - Rev 7 page 82/109 <sup>2.</sup> Parameter specified by design and evaluated by characterization, not tested in production. Figure 36. Switching characteristics Table 67. CCM-Capacitive loads charging mode | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |------------------------|------------------------------------------------------------------|----------------------------------------------------------------------------|------|-----------------------|------|------| | I <sub>CCM</sub> | Charging Current | CCM enabled Device in normal or Fail-safe mode | - | 0.4*I <sub>LIMH</sub> | - | А | | t <sub>CCM_DIS</sub> | Timing needed to leave capacitive charging mode | | - | 100 | - | ms | | t <sub>CCM_EN</sub> | Timing needed to enter capacitive charging mode | | - | | 250 | μs | | ΔT <sub>PLIM_CCM</sub> | Junction-case temperature difference triggering power limitation | V <sub>CC</sub> = 16 V | - | 35 | - | °C | | C <sub>MAX</sub> | Max. capacitive load | $V_{CC}$ = 16 V, $T_J$ = 85 °C,<br>$t_{CMAX}$ = 50 ms, ESR = 80 m $\Omega$ | - | 3.3 | - | mF | DS13946 - Rev 7 page 83/109 ### 10.8 Parallel mode 7 V < V $_{CC}$ < 28 V; -40 °C < T $_{J}$ < 150 °C, unless otherwise specified Table 68. Parallel-Power Section | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |-----------------|---------------------|--------------------------------------------------------------------------|------|------|------|------| | | | I <sub>OUT</sub> = 10.8 A; T <sub>J</sub> = 25 °C | - | 2.95 | | mΩ | | | | I <sub>OUT</sub> = 10.8 A; T <sub>J</sub> = 150 °C | - | | 5.9 | mΩ | | R <sub>ON</sub> | ON-state resistance | I <sub>OUT</sub> = 5.2 A; V <sub>CC</sub> = 3.2 V<br>(in cranking mode) | - | | 30 | mΩ | | | | I <sub>OUT</sub> = 10.8 A; V <sub>CC</sub> = 4 V; T <sub>J</sub> = 25 °C | - | | 5 | mΩ | Table 69. Parallel–Switching (V<sub>CC</sub> = 13 V) | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |--------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------|------|------|------|------| | | | Fail-safe mode, parallel mode, from DIx rising to 20%V <sub>OUT</sub> , | | | | | | | | $R_{L0} = 5.2 \Omega$ ; $R_{L1} = 5.2 \Omega$ , | | | | | | $\Delta_{ ext{tdon}}$ | Turn-on delay time at T <sub>J</sub> = 25°C to 150 °C | SLOPECRx = 00, | - | 0 | _ | μs | | | | SLOPECRx = 01, | | | | | | | | SLOPECRx = 10, | | | | | | | | SLOPECRx = 11 | | | | | | | | Fail-safe mode, parallel mode, from DIx falling to 80%V <sub>OUT</sub> , | | | | | | | | $R_{L0} = 5.2 \Omega, R_{L1} = 5.2 \Omega$ | | | | | | $\Delta_{tdoff}$ | Turn-off delay time at T <sub>J</sub> = 25°C to150 °C | SLOPECRx = 00, | _ | 0 | _ | μs | | | | SLOPECRx = 01, | | | | | | | | SLOPECRx = 10, | | | | | | | | SLOPECRx = 11 | | | | | | | | Differential pulse skew,<br>$R_{L0} = 5.2 \Omega$ ; $R_{L1} = 5.2 \Omega$ , | | | | | | _ | Turn-off turn-on time at T <sub>J</sub> = 25°C to150 °C | SLOPECRx = 00, | | | | | | $\Delta_{tskew}$ | | SLOPECRx = 01, | - | 0 | - | μs | | | | SLOPECRx = 10, | | | | | | | | SLOPECRx = 11 | | | | | | | | From $V_{OUT}$ = 2.6 V to 7.8 V,<br>$R_{L0}$ = 5.2 $\Omega$ ; $R_{L1}$ = 5.2 $\Omega$ , | | | | | | | | SLOPECRx = 00, | | | | | | $\Delta_{(dVOUT/dt)on}$ | Turn-on voltage slope at T <sub>J</sub> = 25°C to150 °C | SLOPECRx = 01, | - | 0 | - | V/µs | | | | SLOPECRx = 10 | | | | | | | | SLOPECRx = 11 | | | | | | | | From $V_{OUT} = 10.4 \text{ V to } 5.2 \text{ V},$<br>$R_{L0} = 5.2 \Omega; R_{L1} = 5.2 \Omega,$ | | | | | | | | SLOPECRx = 00, | | | | | | $\Delta_{(dVOUT/dt)off}$ | Turn-off voltage slope at T <sub>J</sub> = 25°C to150 °C | SLOPECRx = 01, | - | 0 | - | V/µs | | | | SLOPECRx = 10, | | | | | | | | SLOPECRx = 11 | | | | | DS13946 - Rev 7 page 84/109 | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |------------------|--------------------------------------------------------------|--------------------------------------------|------|------|------|------| | $\Delta W_{OFF}$ | Switching losses energy at turn-on at $T_J$ = 25°C to 150 °C | $R_{L0} = 5.2 \Omega; R_{L1} = 5.2 \Omega$ | - | 0 | - | mJ | Table 70. Harness protection | Symbol | Parameter | Test conditions | | Min. | Тур. | Max. | Unit | |-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----|-------------------|------|------|------| | | | | 000 | | 15 | | | | | | | 001 | | 4 | | | | | | | 010 | | 6 | | | | I <sub>NOM</sub> | I <sub>NOM</sub> setting <sup>(1)</sup> | INOM2x, INOM1x, INOM0x | 011 | -10% | 7.5 | 10% | A | | NOM | NOM Setting | (see FSITCRx) | 100 | -1070 | 9 | 10% | | | | | | 101 | | 10 | | | | | | | 110 | | 11.5 | | | | | | 111 | | | 13 | | | | f <sub>CLK</sub> | Internal time base frequency for I²t state machine | | | | 16 | | kHz | | t <sub>F_UNLATCH</sub> | Minimum time for eFuse to unlatch when pulling up DI1 (FCTRL) pin when MCUext = 0 | | | | 50 | | μs | | V <sub>OUT_FSDx</sub> | Fuse Current Sense - Output Voltage for Shutdown Channelx ON | | | 5 | | V | | | January 201 | Fuse current sense - Output | V <sub>CC</sub> = 7 V; Channelx ON; | | I <sub>LIMH</sub> | | | Α | | lout_Fcs_satx <sup>(2)</sup> saturation current | | T <sub>J</sub> =150°C | | LIMH | | | A | | | Fault d | iagnostic feedback | | | | | | | V <sub>F_FAULT</sub> | DI0 (STATUS) output voltage in fault condition when MCUext = 0 | $V_{CC}$ = 13 V; $R_{STATUS\_PU}$ = 10 k $\Omega$ ; $V_{STATUS\_PU}$ = 5 V | | 0 | | 300 | mV | | I <sub>F_FAULT</sub> | $I_{F\_FAULT}$ DI0 (STATUS) output current in fault condition when MCUext = 0 $V_{CC}$ = 13 V; R <sub>STATUS\_PU</sub> = 10 kΩ; $V_{STATUS\_PU}$ = 5 V | | | 500 | | μA | | <sup>1.</sup> For each channel (in parallel mode, effectively $I_{\mbox{NOM}}$ value is doubled). DS13946 - Rev 7 page 85/109 <sup>2.</sup> Parameter evaluated by characterization, not tested in production. ### 11 ISO Pulse The immunity of the device against transient electrical emissions, conducted along the supply lines and injected into the $V_{CC}$ pin, is tested in accordance with ISO7637-2:2011(E) and ISO 16750-2:2012. The related function performances status classification is shown in Table 71. Test pulses are applied directly to DUT (Device Under Test) both in ON and OFF-state and in accordance to ISO 7637-2:2011(E), chapter 4. The DUT is intended as the present device only, with external components as shown in Figure 37. "Status II" is defined in ISO 7637-1 Function Performed Status Classification (FPSC) as follows: "The function does not perform as designed during the test but returns automatically to normal operation after the test". Table 71. ISO 7637-2 - Electrical transient conduction along supply line | Test pulse<br>2011(E) | Test pulse severity level with status II functional performance status Level US <sup>(1)</sup> | | Minimum number of pulses or test | Rurst cycle/nulse | | Pulse duration and pulse generator internal impedance | |-----------------------|-------------------------------------------------------------------------------------------------|--------|----------------------------------|-------------------|--------|-------------------------------------------------------| | | | | ume | | | impedance | | 1 <sup>(2)</sup> | III | -112 V | 500 pulses | 0.5 s | 5 s | 2 ms, 10 Ω | | 2a <sup>(3)</sup> | III | +55 V | 500 pulses | 0.2 s | 5 s | 50 μs, 2 Ω | | 3a <sup>(2)</sup> | IV | -220 V | 1 h | 90 ms | 100 ms | 0.1 μs, 50 Ω | | 3b | IV | +150 V | 1 h | 90 ms | 100 ms | 0.1 μs, 50 Ω | | 4 <sup>(4)</sup> | IV | -7 V | 1 pulse | - | - | 100 ms, 0.01 Ω | | | Load dump according to ISO 16750-2:2010 | | | | | | | Test B <sup>(3)</sup> | - | +87 V | 5 pulses | 1 min | _ | 400 ms, 2 Ω | - 1. US is the peak amplitude as defined for each test pulse in ISO 7637-2:2011(E), see Section 5.6. - 2. Device enters reset state and must be reinitialized. - 3. With 35 V external suppressor referred to ground (-40 °C < $T_J$ < 150 °C). - 4. Test pulse in ISO7637-2:2004(E). DS13946 - Rev 7 page 86/109 # 12 Application schematics +5V (+3.3V) C<sub>REG</sub> DEV\_GND STDBY\_NOT $cv_{cc} \stackrel{\perp}{+}$ DV<sub>CC</sub> +5V<u>(+</u>3.3V) \_\_ GND DEV\_GND **▼** D2 **HSD** $V_{DD}$ $V_{\text{REG}}$ e.g. SPC582Bx RDD **★** D3 RCSN RSCK RSDI RSDO2 SCK SDI SDO Watchdog Logic D M Current | Sense SPI RSDO1\* GND Α ADC (BIST) \_\_Mux\_\_\_ **★** D1 Output CTRL tasks Priority | Manager | GND Analogue Diagnostic | 1/0 RSTDBY\_NOT\_ Gate drv STDBY\_NOT Emios & MOSFET Digital flags PWM | ENGINE | Output Output RPWM\_CLK PWM\_CLK + + Phase | Shift | Reverse RDI0 DI0 Battery OTP [I2T] CCM Functional safety CTRL GADG250120240954GT Figure 37. Application schematic DS13946 - Rev 7 page 87/109 Table 72. Component values | Reference | Value | Comment | |-------------------------|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------| | RV <sub>DD</sub> | 330 Ω | Device logic protection | | CV <sub>CC</sub> | 100 nF | Battery voltage spikes filtering mounted close to IC | | RCSN | 2.7 kΩ | Microcontroller protection during overvoltage and reverse polarity | | RSCK | 2.7 kΩ | Microcontroller protection during overvoltage and reverse polarity | | RSDI | 2.7 kΩ | Microcontroller protection during overvoltage and reverse polarity | | RSDO2 | 220 Ω | Microcontroller protection during overvoltage and reverse polarity | | RSD01 | 50 Ω | Optional | | D1 | BAT54 | Microcontroller protection during overvoltage and reverse polarity | | RPWM_CLK,<br>RSTDBY_NOT | 2.2 kΩ | Microcontroller protection during: overvoltage, reverse polarity, and loss of GND | | RDI0 | 15 kΩ | Microcontroller protection during: overvoltage, reverse polarity, and loss of GND | | RDI1 | 15 kΩ | Microcontroller protection during: overvoltage, reverse polarity, and loss of GND | | D2 | Suppressor 20 V | Negative transient protection. | | D3 | Suppressor 36 V | Overvoltage protection. | | R <sub>GND</sub> | 4.7 kΩ | - | | D <sub>GND</sub> | BAS21 for $V_{DD}$ = 5 V,<br>Schottky (that is, BAT54-Y)<br>for $V_{DD}$ = 3.3 V | Reverse polarity protection. Usage of Schottky or standard diode is dependent on $\mathrm{V}_\mathrm{DD}$ | | DV <sub>CC</sub> | Schottky 40 V | Typical components used in the applicative environment are 1N5822 or STPS1H100 | | C <sub>DD</sub> | 1 nF | | | R <sub>DD</sub> | 100 Ω | | | C <sub>REG</sub> | 2.2 µF | | | R <sub>REG</sub> | 120 Ω | | Further information about the application schematic are provided in the dedicated Application note. DS13946 - Rev 7 page 88/109 # 13 Maximum demagnetization energy (V<sub>CC</sub> = 16 V) Figure 38. Maximum turn off current versus inductance - Bulb mode Figure 39. Maximum turn off current versus inductance - LED mode DS13946 - Rev 7 page 89/109 Figure 40. Maximum turn off energy versus inductance - Bulb mode Figure 41. Maximum turn off energy versus inductance - LED mode Note: Values are generated with $R_L = 0 \Omega$ . In case of repetitive pulses, $T_{Jstart}$ (at the beginning of each demagnetization) of every pulse must not exceed the temperature specified above for repetitive curves. DS13946 - Rev 7 page 90/109 # 14 Package and PCB thermal data ### 14.1 QFN (6x6 mm) thermal data Figure 42. QFN (6x6 mm) PCB footprint Figure 43. QFN (6x6 mm) PCB 2 cm<sup>2</sup> DS13946 - Rev 7 page 91/109 Figure 44. QFN (6x6 mm) PCB 8 cm<sup>2</sup> Figure 45. QFN (6x6 mm) PCB 4 layer<sup>2</sup> DS13946 - Rev 7 page 92/109 Table 73. PCB properties | Dimension | Value | |-----------------------------------------------|---------------------------------------------------| | Board finish thickness | 1.6 mm ±10% | | Board dimension | 129 mm x 60 mm | | Board material | FR4 | | Cu thickness (top and bottom layers) | 0.070 mm | | Cu thickness (inner layers) | 0.035 mm | | Thermal vias separation | 1.2 mm | | Thermal vias diameter | 0.3 mm ±0.08 mm | | Cu thickness on vias | 0.025 mm | | Footprint dimension (top layer) | 6 mm x 6 mm | | Heatsink copper area dimension (bottom layer) | Footprint, 2 cm <sup>2</sup> or 8 cm <sup>2</sup> | Figure 46. RthJA vs PCB copper area in open box free air conditions $R_{thJA}$ on 4Layers PCB: 21.8 $^{\circ}\text{C/W}$ $R_{thJB}{:}\ 6.5\ ^{\circ}\text{C/W}$ DS13946 - Rev 7 page 93/109 Figure 47. QFN 6x6 thermal impedance junction ambient $$Z_{th\delta} = R_{th} \cdot \delta + Z_{tht_p} (1 - \delta)$$ where $\delta = t_P/T$ Figure 48. Thermal fitting model GAPGCFT00438 Note: The fitting model is a simplified thermal tool and is valid for transient evolutions where the embedded protections (power limitation or thermal cycling during thermal shutdown) are not triggered. DS13946 - Rev 7 page 94/109 **Table 74. Thermal parameters** | Thermal parameters | Area/island (cm²) | | | | | |---------------------|-------------------|------|-----|-----|--| | i neimai parameters | FP | 2 | 8 | 4L | | | R1 = R7 (°C/W) | 0.5 | | | | | | R2 = R8 (°C/W) | 1.5 | | | | | | R3 (°C/W) | 4.5 | 4.5 | 4.5 | 4 | | | R4 (°C/W) | 8 | 5 | 5 | 5 | | | R5 (°C/W) | 17 | 14 | 7.5 | 5.3 | | | R6 (°C/W) | 22 | 16.5 | 15 | 5.5 | | | C1 = C7 (W·s/°C) | 0.0003 | | | | | | C2 = C8 (W·s/°C) | 0.0055 | | | | | | C3 (W·s/°C) | 0.05 | | | | | | C4 (W·s/°C) | 0.3 | | | | | | C5 (W·s/°C) | 1 | 1.5 | 1.7 | | | | C6 (W·s/°C) | 2.4 | 3.5 | 8 | 17 | | DS13946 - Rev 7 page 95/109 ### 15 Package information To meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions, and product status are available at: www.st.com. ECOPACK is an ST trademark. ### 15.1 QFN (6x6 mm) package information Figure 49. QFN (6x6 mm) package outline DS13946 - Rev 7 page 96/109 Table 75. QFN (6x6 mm) mechanical data | Dim. | | Millimeters | | |--------|------|-------------|------| | Dilli. | Min. | Тур. | Max. | | A | 0.80 | 0.90 | 1.00 | | A1 | 0.00 | - | 0.05 | | A2 | 0.10 | - | - | | A3 | | 0.20 REF. | | | b1 | 0.20 | 0.25 | 0.30 | | b2 | 0.70 | 0.75 | 0.80 | | b3 | 0.50 | 0.60 | 0.70 | | D | | 6.00 BSC | | | E | | 6.00 BSC | | | е | | 0.50 BSC | | | L1 | 0.50 | 0.60 | 0.70 | | L2 | 0.50 | 0.60 | 0.70 | | L3 | - | - | 0.05 | | k | 0.45 | - | - | | R | - | - | 0.10 | | N | | 32+4 | | Table 76. QFN (6x6 mm) tolerance of form and position | Dim. | Millimeters | |------|-------------| | aaa | 0.15 | | bbb | 0.10 | | ссс | 0.10 | | ddd | 0.05 | | eee | 0.08 | | fff | 0.10 | | NOTE | 1,12 | | REF | - | Table 77. QFN (6x6 mm) variations | Dim. | | Millimeters OPT. | | | |--------|------|------------------|------|------| | Dilli. | Min. | Тур. | Max. | OP1. | | D2 | 3.70 | 3.80 | 3.90 | ^ | | E2 | 3.70 | 3.80 | 3.90 | A | DS13946 - Rev 7 page 97/109 ### 15.2 QFN (6x6 mm) packing information Access Hole at Slot Location (Ø 40 mm min.) W2 If present, tape slot in core for tape start: 2.5 mm min. width x 10.0 mm min. depth Figure 50. QFN (6x6 mm) reel 13" Table 78. QFN (6x6 mm) reel dimensions | Description | Value <sup>(1)</sup> | |----------------|----------------------| | Base quantity | 3000 | | Bulk quantity | 3000 | | A (max) | 330 | | B (min) | 1.5 | | C (+0.5, -0.2) | 13 | | D (min) | 20.2 | | N | 178 | | W1 | 146.4 | | W2 | 22.4 | 1. All dimensions are in mm. Figure 51. QFN (6x6 mm) carrier tape DS13946 - Rev 7 page 98/109 $12.00 \pm 0.1$ $16.00 \pm 0.3$ | Description | Value <sup>(1)</sup> | |-------------|----------------------| | A0 | 6.30 ± 0.1 | | В0 | 6.30 ± 0.1 | | К0 | 1.10 ± 0.1 | | F | 7.50 ± 0.1 | Table 79. QFN (6x6 mm) carrier tape dimensions ### 15.3 QFN (6x6 mm) marking information P1 Figure 52. QFN (6x6 mm) marking information Parts marked as '&' are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity. DS13946 - Rev 7 page 99/109 <sup>1.</sup> All dimensions are in mm. ### **Revision history** Table 80. Document revision history | Date | Version | Changes | |--------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 09-Mar-2022 | 1 | Initial release. | | 17-May-2022 2<br>16-Jun-2022 3 | | <ul> <li>Section Features;</li> <li>Section 3.4 Overload protection - Output current limitation (ILIMH);</li> <li>Figure 1. Block diagram;</li> <li>Figure 2. Connection diagram;</li> <li>Figure 35. M0-9SPI Application schematic;</li> <li>Table 1. Pin functionality description;</li> <li>Table 24. RAM memory map;</li> <li>Table 64. Power section.</li> <li>Minor text changes in:</li> <li>Section 5.6 Open-load OFF-state detection;</li> <li>Table 2. Operating modes.</li> </ul> | | | | Updated: Section 12 Application schematics; Figure 2. Connection diagram; Table 1. Pin functionality description. | | 06-Mar-2024 | 4 | Removed "ST Restricted" watermark, updated Device summary, Features, Description and added STi²Fuse subbrand logo on cover page. Updated Table 1. Pin functionality description. Updated Section 2.1: Device interfaces and Section 2.2: State diagrams and operating modes. Updated Section 3.5: Electronic harness protection (STi²Fuse) and added Section 3.6: Reverse battery turn-on. Updated Table 25, Table 26, Table 31, Table 33, Section 4.4.2: Procedure to Turn-ON the outputs with the Direct Input DIx, OUTCTRCRx and OUTSRx. Removed "Section 4.5 Registers description" and added Section 4.5: Control registers. Updated Section 5.1.3: Registers, Table 41, Section 5.4: Overload (VDS high voltage, overload - OVL) and Section 5.6: Open-load OFF-state detection. Updated Section 8: Parallel mode and added Table 45. Added Figure 34 and updated Table 47, Table 49, Table 50, Table 51, Table 52, Table 54, Table 55, Table 56, Table 59, Table 60, Table 61, Table 62, Table 63, Table 65, Table 66, Table 67, Table 69 and Table 70. Updated Section 12: Application schematics. Added Section 13: Maximum demagnetization energy (V <sub>CC</sub> = 16 V). Updated Section 14.1: QFN (6x6 mm) thermal data. Minor text changes. | | 17-Apr-2024 | 5 | Updated FSITCRx. Updated Table 59, Table 62, Table 66, Table 67 and Table 68. Updated Figure 48. Thermal fitting model. | | 10-May-2024 | 6 | Updated Section 2.2: State diagrams and operating modes, Section 3.5: Electronic harness protection (STi²Fuse), Section 4.4.1: OTP programming and OUTSRx. Updated a common test condition at the beginning of Section 10.3: SPI electrical characteristics, Table 49, Table 61 and Table 65. Updated Section 12: Application schematics. | DS13946 - Rev 7 page 100/109 | Date | Version | Changes | |-------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10-Feb-2025 | | Updated Figure 2. Connection diagram, Table 1. Pin functionality description, Section 3.2: Junction overtemperature (OT), Section 3.3: Power limitation (PL), CHLOFFTCR0, Section 6: Programmable blanking window (PBW), Section 6.1: Timer. Updated Table 49. DC characteristics and Table 53. Logic inputs (DI <sub>0,1</sub> and STDBY_NOT pins) Minor text changes. | DS13946 - Rev 7 page 101/109 ### **Contents** | 1 | Bloc | ock diagram and pin description | | | |---|------|---------------------------------|---------------------------------------------------------------|----| | 2 | Fund | ctional | description | 6 | | | 2.1 | Device | e interfaces | 6 | | | 2.2 | State | diagrams and operating modes | 7 | | 3 | Prot | ections | S | 14 | | | 3.1 | Therm | nal case temperature monitoring and pre-warning | 14 | | | 3.2 | Junctio | on overtemperature (OT) | 14 | | | 3.3 | Power | r limitation (PL) | 15 | | | 3.4 | Overlo | oad protection–Output current limitation (I <sub>LIMH</sub> ) | 15 | | | 3.5 | Electro | onic harness protection (STi²Fuse) | 16 | | | 3.6 | Revers | se battery turn-on | 22 | | 4 | SPI | functio | nal description | 23 | | | 4.1 | SPI co | ommunication | 23 | | | | 4.1.1 | Signal description | 23 | | | | 4.1.2 | Connecting to the SPI bus | 23 | | | | 4.1.3 | SPI mode | 24 | | | 4.2 | SPI pr | rotocol | 24 | | | | 4.2.1 | SDI, SDO format | 24 | | | | 4.2.2 | Operating code definition | 25 | | | | 4.2.3 | Special commands | 27 | | | 4.3 | Regist | ter map | 28 | | | | 4.3.1 | Global status byte description | 28 | | | | 4.3.2 | RAM | 29 | | | | 4.3.3 | ROM | 30 | | | | 4.3.4 | SPI modes | | | | 4.4 | | ts control | | | | | 4.4.1 | OTP programming | | | | | 4.4.2 | Procedure to turn on the outputs with the direct input DIx | | | | | 4.4.3 | Output switching slopes control | | | | 4.5 | | ol registers | | | | | | TRCRx | | | | | | FGRx | | | | | | FFTCRxx | | | | | | FFTCR0 | | | | | CHLO | FFTCR 3x | 41 | | | | SOCR | 42 | |---|------------|---------------------------------------------------|----| | | | CTRL | 43 | | | | FSITCRx | 45 | | | | OUTSRx | 46 | | | | ADCxSR | 47 | | | | ADC9SR | 48 | | | | ADCLSR | 49 | | | | ADCMSR | 50 | | | | ADCHSR | | | | | ITCNTSR | | | | | ITSTSR | | | 5 | Diag | nostic | | | | 5.1 | Digital current sense diagnostic | 54 | | | | 5.1.1 ADC characteristics | | | | | 5.1.2 ADC operating principle | 54 | | | | <b>5.1.3</b> Registers | | | | | 5.1.4 Synchronous, asynchronous mode | | | | 5.2 | Integrated LP (progressive average) filter | | | | 5.3 | Digital diagnostic | 60 | | | | 5.3.1 Status register | | | | 5.4 | Overload (VDS high voltage, overload - OVL) | | | | 5.5 | Open-load on-state detection | | | | 5.6 | Open-load off-state detection | 62 | | | <b>5.7</b> | Direct input status bits in OUTSRx (DIENSR) | 62 | | | 5.8 | Channel feedback status bit in OUTSRx (CHFBSR) | 62 | | | 5.9 | Channel Latch-off status bit in OUTSRx (CHLOFFSR) | 63 | | 6 | Prog | grammable blanking window (PBW) | 64 | | | 6.1 | Timer | 64 | | | 6.2 | Blanking window values | 65 | | | 6.3 | Power limitation counter | 66 | | | 6.4 | Fail-safe mode | 66 | | | 6.5 | Registers | 67 | | | 6.6 | Digital power management | | | 7 | Capa | acitive charging mode (CCM) | | | В | | illel mode | | | 9 | | tv-related functions | 70 | | | | | | | | 9.1 | ADC BIST | 70 | |-----|-------|------------------------------------------------------|-----| | | 9.2 | I²t curve BIST | 71 | | 10 | Elec | trical specifications | 72 | | | 10.1 | Absolute maximum ratings | 72 | | | 10.2 | Thermal data | 73 | | | 10.3 | SPI electrical characteristics | 73 | | | 10.4 | Electrical characteristics | 77 | | | 10.5 | PWM unit | 79 | | | 10.6 | Bulb mode | 79 | | | 10.7 | LED mode | 81 | | | 10.8 | Parallel mode | 84 | | 11 | ISO | Pulse | 86 | | 12 | Appl | lication schematics | 87 | | 13 | Maxi | imum demagnetization energy (V <sub>CC</sub> = 16 V) | 89 | | 14 | Pack | kage and PCB thermal data | 91 | | | 14.1 | QFN (6x6 mm) thermal data | 91 | | 15 | Pack | cage information | 96 | | | 15.1 | QFN (6x6 mm) package information | 96 | | | 15.2 | QFN (6x6 mm) packing information | 98 | | | 15.3 | QFN (6x6 mm) marking information | | | Rev | ision | history | 100 | ## List of tables | Table 1. | Pin functionality description | | |------------------------|---------------------------------------------------------------|----| | Table 2. | Operating modes | | | Table 3. | Frame 1 (write CTRL 0x0001) | | | Table 4. | Frame 1: read (ROM) 0x3F 0x | | | Table 5. | Frame 1 (write CTRL0x4000) | | | Table 6. | Frame 2 (write CTRL0x0800) | | | Table 7. | Frame 1 (write CTRL 0x4800) - Normal mode to pre-standby mode | | | Table 8. | Frame 2 (write CTRL 0x8000)–Normal mode to pre-standby mode | | | Table 9. | Nominal time | | | Table 10. | Nominal current | | | Table 11. | DINx pin functionality | | | Table 12. | FIXED_DROP table | | | Table 13. | SPI signal description | | | Table 14. | Command byte | | | Table 15. | Input data byte 1 | | | Table 16. | Input data byte 2 | | | Table 17. | Global status byte | | | Table 18. | Output data byte 1 | | | Table 19. | Output data byte 2 | | | Table 20. | Operating codes | | | Table 21. | 0xFF: SW_Reset | | | Table 22. | Clear all status registers (RAM access) | | | Table 23. | Global Status Byte (GSB) | | | Table 24. | Global Status Byte | | | Table 25. | RAM memory map | | | Table 26. | ROM memory map | | | Table 27. | SPI Mode | | | Table 28. | SPI Burst Read | | | Table 29. | SPI Data Length | | | Table 30. | SPI Data Consistency Check. | | | Table 31. | Output control truth table | | | Table 32. | Phase shift configuration | | | Table 33.<br>Table 34. | OTP memory map - MCUext = 1 | | | Table 35. | OTP memory map - MCUext = 0 | | | Table 36. | Switching slopes | | | Table 36. | Programmable t <sub>blanking</sub> values | | | Table 38. | | | | Table 39. | Registers | | | Table 40. | ADC Configurations registers | | | Table 41. | Status register | | | Table 41. | V <sub>DSHSR</sub> state in a permanent off-state condition. | | | Table 43. | | | | | Blanking window values configurations | | | Table 44. | ADC BIST conversion results | | | Table 45. | ADC BIST conversion results | | | Table 46.<br>Table 47. | | | | Table 48. | Absolute maximum ratings | | | Table 49. | DC characteristics | | | Table 50. | AC characteristics (SDI, SCK, CSN, SDO) | | | Table 50. | Dynamic characteristics (3DI, 3GK, C3N, 3DO) | | | Table 51. | Power section | 77 | ### VNF9D5F ### List of tables | Table 53. | Logic inputs (DI <sub>0,1</sub> and STDBY_NOT pins) | 77 | |-----------|--------------------------------------------------------------------------------------------|-----| | Table 54. | Digital timings | 78 | | Table 55. | Protection | 78 | | Table 56. | Open-load detection (7 V < V <sub>CC</sub> < 18 V) | 79 | | Table 57. | PWM unit | 79 | | Table 58. | ADC characteristics | 79 | | Table 59. | Bulb-Power section | 79 | | Table 60. | Bulb–Switching (V <sub>CC</sub> = 13 V; Normal switch mode) | 79 | | Table 61. | Bulb-Protection and diagnostic | 80 | | Table 62. | Bulb–Digital current sense (7 V < $V_{CC}$ < 18 V, channel 0, 1; $T_J$ = -40 °C to 150 °C) | 80 | | Table 63. | LED-Power section | 81 | | Table 64. | LED–Switching (V <sub>CC</sub> = 13 V; Normal switch mode) | 81 | | Table 65. | LED–Protection and diagnosis | 82 | | Table 66. | LED–Digital current sense (7 V < $V_{CC}$ < 18 V, channel 0,1; $T_J$ = -40 °C to 150 °C) | 82 | | Table 67. | CCM-Capacitive loads charging mode | 83 | | Table 68. | Parallel–Power Section | 84 | | Table 69. | Parallel–Switching (V <sub>CC</sub> = 13 V) | 84 | | Table 70. | Harness protection | 85 | | Table 71. | ISO 7637-2 - Electrical transient conduction along supply line | 86 | | Table 72. | Component values | 88 | | Table 73. | PCB properties | 93 | | Table 74. | Thermal parameters | | | Table 75. | QFN (6x6 mm) mechanical data | | | Table 76. | QFN (6x6 mm) tolerance of form and position | 97 | | Table 77. | QFN (6x6 mm) variations | | | Table 78. | QFN (6x6 mm) reel dimensions | | | Table 79. | QFN (6x6 mm) carrier tape dimensions | 99 | | Table 80. | Document revision history | 100 | # **List of figures** | Figure 1. | Block diagram | | |-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------|----| | Figure 2. | Connection diagram | | | Figure 3. | Device state diagram. | | | Figure 4. | Channel state diagram (CCM) | | | Figure 5. | Normal mode, short circuit - Programmable Blanking Window (PBW) > t <sub>D_RESTART</sub> | | | Figure 6. | Normal mode, short circuit - Programmable Blanking Window (PBW) < t <sub>D_RESTART</sub> | | | Figure 7. | Protection curve with $I_{NOM} = 10 \text{ A}$ and $t_{NOM} = 300 \text{ s}$ vs a 0.5 mm <sup>2</sup> wire isothermic curve | | | Figure 8. | Protection curve in parallel mode with $I_{NOM} = 20 \text{ A}$ and $t_{NOM} = 300 \text{ s}$ vs a 1.5 mm <sup>2</sup> wire isothermic curve | | | Figure 9. | Lowest (left hand) and highest (right hand) I <sub>NOM</sub> and t <sub>NOM</sub> configuration setting on a 1 mm <sup>2</sup> wire | | | Figure 10. | I²t counter with varying I <sub>NOM</sub> latch and unlatch | 20 | | Figure 11. | I²t counter after POR with I <sub>OUT</sub> > I <sub>NOM</sub> | 21 | | Figure 12. | I²t counter after POR with I <sub>OUT</sub> < I <sub>NOM</sub> | 21 | | Figure 13. | Transition to standby mode with I <sup>2</sup> t counter running | | | Figure 14. | Supported SPI mode | | | Figure 15. | Bus master and two devices in a normal configuration | 24 | | Figure 16. | SPI write operation | 26 | | Figure 17. | SPI read operation | 26 | | Figure 18. | SPI read and clear operation | | | Figure 19. | SPI read device information | | | Figure 20. | Direct input block diagram - valid for 2, 4 and 6 channels device | | | Figure 21. | ADC characteristics and error definition | | | Figure 22. | Conversion window generation | | | Figure 23. | Minimum ON time for digital current sense availability | | | Figure 24. | Channel's sequence internal stack | | | Figure 25. | Sequence of channels | | | Figure 26. | Asynchronous with continuous sampling | | | Figure 27. | Diagnostic registers. | | | Figure 28. | Status registers | | | Figure 29. Figure 30. | Open-load OFF-state detection | | | Figure 31. | One timer step actions. | | | Figure 31. | Power limitation counter flowchart | | | Figure 33. | Example of behavior channel configuration | | | Figure 34. | Current and voltage conventions. | | | Figure 35. | SPI dynamic characteristics | | | Figure 36. | Switching characteristics | | | Figure 37. | Application schematic | | | Figure 38. | Maximum turn off current versus inductance – Bulb mode | | | Figure 39. | Maximum turn off current versus inductance – LED mode | 89 | | Figure 40. | Maximum turn off energy versus inductance – Bulb mode | 90 | | Figure 41. | Maximum turn off energy versus inductance – LED mode | 90 | | Figure 42. | QFN (6x6 mm) PCB footprint | 91 | | Figure 43. | QFN (6x6 mm) PCB 2 cm <sup>2</sup> | 91 | | Figure 44. | QFN (6x6 mm) PCB 8 cm <sup>2</sup> | 92 | | Figure 45. | QFN (6x6 mm) PCB 4 layer <sup>2</sup> | 92 | | Figure 46. | RthJA vs PCB copper area in open box free air conditions | | | Figure 47. | QFN 6x6 thermal impedance junction ambient | | | Figure 48. | Thermal fitting model | | | Figure 49. | QFN (6x6 mm) package outline | | | Figure 50. | QFN (6x6 mm) reel 13" | | | Figure 51. | QFN (6x6 mm) carrier tape | 98 | DS13946 - Rev 7 | Fi | gure 52. | QFN (6x6 mm) mark | king information. | <br> | <br>9 | 96 | |----|----------|-------------------|-------------------|------|-------|----| | | | | | | | | DS13946 - Rev 7 page 108/109 #### **IMPORTANT NOTICE - READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to <a href="https://www.st.com/trademarks">www.st.com/trademarks</a>. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2025 STMicroelectronics – All rights reserved DS13946 - Rev 7 page 109/109