

Data Sheet DMM-4026-2-T

The PUI Audio DMM-4026-2-T digital PDM output MEMS omni-directional microphone features a nominal -26dBFS sensitivity, 59dB(A) signal-to-noise ratio, and a top port.

#### Features:

- 3.00mm x 4.00mm package
- 1.0mm height
- -26dBFS sensitivity
- 59dB (typical) signal-to-noise ratio
- Omni-directional polar response

**Specifications**  $V_{SUPP} = 1.8V_{DC}$ ,  $f_{IN} = 1$ kHz, Acoustic Input = 94dBSPL (1Pa), 0 dBV = 1V @ 1Pa, unless otherwise stated.

| Parameters                                                                                                                                                          |                                                                                                                                           | Values                 | Units    |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------|
| Typical Sensitivity                                                                                                                                                 |                                                                                                                                           | -26 ±1                 | dBFS     |
| Typical Signal-to-Noise Ratio $20\text{Hz} \leq f \leq 20\text{kHz} \text{ acoustic bandwidth}$ A-weighted $768\text{kHz} \leq f_{\text{CLK}} \leq 2.4\text{MHz}$   |                                                                                                                                           | 59                     | dB       |
| Typical Frequency Range                                                                                                                                             |                                                                                                                                           | 20 ≤ f ≤ 20,000        | Hz       |
| Maximum Total Harmonic Distor<br>A-weighted<br>768kHz ≤ f <sub>CLK</sub> ≤ 2.4MHz                                                                                   | ion                                                                                                                                       | 0.35                   | %        |
| Typical Acoustic Overload Point (<br>THD = 10%                                                                                                                      | AOP)                                                                                                                                      | 123                    | dB       |
| Operating Voltage Range                                                                                                                                             |                                                                                                                                           | $1.62 \le V_S \le 3.6$ | $V_{DC}$ |
| Maximum Power Supply Current                                                                                                                                        | $\begin{aligned} f_{\text{CLK}} &= 2.4 \text{MHz} \\ f_{\text{CLK}} &= 768 \text{kHz} \\ f_{\text{CLK}} &\leq 1 \text{kHz} \end{aligned}$ | 700<br>400<br>70       | μΑ       |
| Maximum Output Impedance                                                                                                                                            |                                                                                                                                           | 400                    | Ω        |
| Directivity                                                                                                                                                         |                                                                                                                                           | Omnidirectional        | -        |
| Environmental Compliances                                                                                                                                           |                                                                                                                                           | RoHS/Halogen Free      | -        |
| Typical Power Supply Rejection ( $100 \text{mVpp}$ Square Wave $f_{\text{NOISE}} = 217 \text{Hz}$ A-weighted $768 \text{kHz} \le f_{\text{CLK}} \le 2.4 \text{MHz}$ | PSR)                                                                                                                                      | -87                    | dBV(A)   |
| Typical Power Supply Rejection (<br>200mVpp Square Wave<br>1kHz<br>A-weighted                                                                                       | PSRR)                                                                                                                                     | 64                     | dB       |

# **Specifications** (continued) $V_{SUPP} = 1.8V_{DC}$ , $f_{IN} = 1$ kHz, Acoustic Input = 94dBSPL (1Pa), 0 dBV = 1V @ 1Pa, unless otherwise stated.

| Parameters                                                 |                                 |                    | Values                | Units |  |
|------------------------------------------------------------|---------------------------------|--------------------|-----------------------|-------|--|
| Logia High Input Lovel                                     | Minimum                         |                    |                       |       |  |
| Logic-High Input Level                                     | Maximum                         | Maximum            |                       |       |  |
| Logic-Low Input Level                                      | Minimum                         | Minimum            |                       |       |  |
| Logic-Low Input Level                                      | Maximum                         | Maximum<br>Minimum |                       | .,,   |  |
| Logic-High Output Level                                    | Minimum                         |                    |                       | V     |  |
| $I_{OUT} = 2mA$                                            | Maximum                         |                    | $V_{ m DD}$           |       |  |
| Logic-Low Output Level                                     | Minimum                         |                    | 0.0                   |       |  |
| $I_{OUT} = 2mA$                                            | Maximum                         |                    | 0.45                  |       |  |
|                                                            |                                 | Minimum            | 40                    |       |  |
|                                                            | $f_{CLK} < 3.2 MHz$             | Maximum            | 60                    | 07    |  |
| Bit-Clock Duty-Cycle                                       | 2.2MH 4.6 4.4.0MH               | Minimum            | 48                    | %     |  |
|                                                            | $3.2MHz \le f_{CLK} \le 4.8MHz$ | Maximum            | 52                    |       |  |
| Maximum Bit-Clock Rise and F                               | Fall Time                       |                    | 6                     |       |  |
| Delay Time for Valid Data                                  | $C_{LOAD} = 0pF$                | Minimum            | 18                    |       |  |
| T2, T4 in Timing Diagram                                   | $C_{LOAD} = 140 pF$             | Maximum            | 20                    | ns    |  |
| Delay Time for High-Z Logic O                              | utput                           | ut Minimum         |                       |       |  |
| T1, T3 in Timing Diagram                                   |                                 | Maximum            | 16                    |       |  |
| Short-Circuit Logic Output Cur                             | rant                            | Minimum            |                       | mΛ    |  |
| Short-Circuit Logic Output Cur                             | Tent                            | Maximum            | 20                    | mA    |  |
| Maximum Logic Output Capac                                 | itance Load                     |                    | 140                   | pF    |  |
| Maximum Ttime to Activate W $f_{CLK} \ge 351 \text{kHz}$   | 10                              |                    |                       |       |  |
| Maximum Time to Activate Sleep State $f_{CLK} \le 1.0 kHz$ |                                 |                    | 10                    | ms    |  |
| Maximum Mode Change Time                                   | 10                              |                    |                       |       |  |
| Weight                                                     |                                 |                    | <0.3                  | gm    |  |
| Operating Temperature                                      |                                 |                    | $-40 \le T_0 \le 85$  | °C    |  |
| Storage Temperature                                        |                                 |                    | $-40 \le T_S \le 125$ | °C    |  |
| MSL (Moisture Sensitivity Lev                              | el)*                            |                    | 1                     | -     |  |

<sup>\*</sup>MSL level dependent on product remaining in sealed packaging until use

**Absolute Maximum Ratings** 

| Parameters                                    | Values | Units    |
|-----------------------------------------------|--------|----------|
| Maximum Voltage on VDD with respect to Ground | 5      | $V_{DC}$ |

# $\textbf{Measurement Method} \ \textbf{Acoustic input applied to the microphone has a 94dBSPL amplitude}.$



### **Recommended Drive Circuit**



**Typical Frequency Response** 



**Timing Diagram** 



T1, T3:5~16ns T2, T4:18~20ns

Typical Two-Channel Connection Diagram

VDD

L/R

Clock

Clock

Data-H

MIC

Data-L

MIC

Data-L

MIC

Output

**Reliability Testing** Microphone frequency response and sensitivity shall not deviate more than ±3 dB.

Ground

L/R

| Type of Test                         | Test Specifications                                                                                                                                                                                            |
|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Simulated Reflow<br>(Without Solder) | Samples for qualification testing require 3 passes 260±5 °C reflow solder profiles. 2 hours of setting time is required between each reflow profile test.                                                      |
| Static Humidity                      | Precondition at +25°C for 1 hour. Expose to +85°C with 85% relative humidity for 120 hours. Finally, dry at room ambient for 3±1 hour before taking final measurement.                                         |
| Temperature Shock                    | Each cycle shall consist of 30 minutes at -40°C, 30 minutes at +85°C with 5 minutes transition time. Test duration is for 30 cycles, starting from cold to hot temperature.                                    |
| ESD Sensitivity                      | Perform ESD sensitivity threshold measurements for each contact according to MIL-STD-883G, Method 3015.7 for Human Body Model. Identify the ESD threshold levels indicating passage of 8000V Human Body Model. |
| Vibration Test                       | Vibrate randomly along three perpendicular directions for 30 minutes in each direction, 4 cycles from 10Hz to 55 Hz with a peak acceleration of 20 Gs.                                                         |
| Shock Test                           | Subject samples to half-sine shock pulses (3000±15% Gs for 0.3ms) in each direction, for a total of 18 shocks.                                                                                                 |
| Drop Test                            | Drop samples from 1.5m height onto a steel surface, total 18 times and inspected for mechanical damage.                                                                                                        |

### **Recommended Reflow Soldering Procedure**



Profile Feature Lead(Pb) Free Solder Temperature min.(T<sub>SMIN</sub>) 150℃ **Preheat** Temperature max.(T<sub>SMAX</sub>) 200℃ Time (ts) 60-120 Seconds Temperature (T<sub>L</sub>) 217℃ Liquidus Time (t<sub>L</sub>) 60-150 Seconds Temperature (T<sub>P</sub>) 260℃ Peak Time within 5 °C of actual peak temperature (t<sub>P</sub>) 30 Seconds Max. Ramp up Average ramp up rate T<sub>SMAX</sub> to T<sub>P</sub> 3℃ / Second Max. Ramp down Average ramp down rate TP to TSMAX 6°C / Second Max. Time 25 ℃ to Peak temperature 8 Minutes Max.

# **Dimensions** (±0.15mm tolerance)



Top view Side view Bottom view

| Item              | Dimension | Tolerance |
|-------------------|-----------|-----------|
| Length(L)         | 4.00      | ±0.10mm   |
| Width(W)          | 3.00      | ±0.10mm   |
| Height(H)         | 1.00      | ±0.10mm   |
| Acoustic Port(AP) | Ø0.65     | ±0.05mm   |

| Pin 1 | Pin 2 | Pin 3 | Pin 4  | Pin 5  | Pin 6  | Pin 7  | Pin 8  |
|-------|-------|-------|--------|--------|--------|--------|--------|
| VDD   | L/R   | Clock | Output | Ground | Ground | Ground | Ground |

Note: Connect the "L/R" pin to ground when the microphone is used in a single-channel application.

**PCB Land and Stencil Pattern** (This land pattern is advisory only and its use or adaptation is entirely voluntary. PUI Audio disclaims all liability of any kind associated with the use, application, or adaptation of this land pattern.)



©2025, PUI Audio Inc.

#### **Pick and Place Tool Recommendations**

Note: Pick Area only extends to 0.25mm of any edge or hole unless otherwise specified.



Recommended Nozzle Model: CN065

Interner Diameter : Φ 0.65mm Externer Diameter : Φ1.2mm

# **Packaging**





| Reel Diameter | Quantity Per Reel |  |
|---------------|-------------------|--|
| 13"           | 5,700             |  |



5,700PCS X 2BAG = 11,400PCS

CARTON SIZE: 330(W) X 350(L) X 355(H)

QUANTITY: 68,400 PCS

#### **Specifications Revisions**

| Revision | Description                         | Date       | Approval |
|----------|-------------------------------------|------------|----------|
| A        | Datasheet released from Engineering | 04/21/2025 | KH       |

#### Note:

- 1. Unless otherwise specified:
  - A. All dimensions are in millimeters.
  - B. Default tolerances are  $\pm 0.5$ mm and angles are  $\pm 3^{\circ}$ .
- 2. Specifications subject to change or withdrawal without notice.