

# High Voltage, Precision Difference Amplifier

AD8208

### **FEATURES**

Qualified for automotive applications EMI filters included High common-mode voltage range

–2 V to +45 V operating

-24 V to +80 V survival

**Buffered output voltage** 

**Gain = 20 V/V** 

Low-pass filter (1-pole or 2-pole)

Wide operating temperature range

8-lead SOIC: -40°C to +125°C

8-lead MSOP: -40°C to +125°C Excellent ac and dc performance

±1 mV voltage offset

-5 ppm/°C typical gain drift

80 dB CMRR minimum dc to 10 kHz

#### **APPLICATIONS**

High-side current sensing Motor controls Solenoid controls Power management Low-side current sensing Diagnostic protection

#### **GENERAL DESCRIPTION**

The AD8208 is a single-supply difference amplifier ideal for amplifying and low-pass filtering small differential voltages in the presence of a large common-mode voltage. The input common-mode voltage range extends from  $-2~\rm V$  to  $+45~\rm V$  at a single  $+5~\rm V$  supply. The AD8208 is qualified for automotive applications. The amplifier offers enhanced input overvoltage and ESD protection, and includes EMI filtering.

#### **FUNCTIONAL BLOCK DIAGRAM**



Automotive applications demand robust, precision components for improved system control. The AD8208 provides excellent ac and dc performance, minimizing errors in the application. Typical offset and gain drift in both the SOIC and MSOP packages are less than 5  $\mu V/^{\circ} C$  and 10 ppm/°C, respectively. The device also delivers a minimum CMRR of 80 dB from dc to 10 kHz.

The AD8208 features an externally accessible 100 k $\Omega$  resistor at the output of the preamplifier (A1), which can be used for low-pass filtering and for establishing gains other than 20.

# **TABLE OF CONTENTS**

| reatures                                    | 1    |
|---------------------------------------------|------|
| Applications                                | 1    |
| Functional Block Diagram                    | 1    |
| General Description                         | 1    |
| Revision History                            | 2    |
| Specifications                              | 3    |
| Absolute Maximum Ratings                    | 4    |
| ESD Caution                                 | 4    |
| Pin Configuration and Function Descriptions | 5    |
| Typical Performance Characteristics         | 6    |
| Theory of Operation                         | . 10 |
|                                             |      |

| Applications Information                               | 11 |
|--------------------------------------------------------|----|
| High-Side Current Sensing with a Low-Side Switch       | 11 |
| High-Rail Current Sensing                              | 11 |
| Low-Side Current Sensing                               | 11 |
| Gain Adjustment                                        | 12 |
| Gain Trim                                              | 12 |
| Low-Pass Filtering                                     | 13 |
| High Line Current Sensing with LPF and Gain Adjustment | 14 |
| Outline Dimensions                                     | 15 |
| Ordering Guide                                         | 15 |

### **REVISION HISTORY**

| 5/10—Rev. 0 to Rev. A                               |            |
|-----------------------------------------------------|------------|
| Added 8-Lead MSOP                                   | Universal  |
| Changes to Features Section and General Description | Section. 1 |
| Updated Outline Dimensions                          | 15         |
| Changes to Ordering Guide                           | 15         |

1/10—Revision 0: Initial Version

# **SPECIFICATIONS**

 $T_{OPR} = -40$ °C to +125°C,  $T_A = 25$ °C,  $V_S = 5$  V,  $R_L = 25$  k $\Omega$  ( $R_L$  is the output load resistor), unless otherwise noted. Specifications applicable for both packages (SOIC and MSOP).

Table 1.

| Parameter                                      | Test Conditions <sup>1</sup>                                         | Min   | Тур | Max           | Unit   |
|------------------------------------------------|----------------------------------------------------------------------|-------|-----|---------------|--------|
| SYSTEM GAIN                                    |                                                                      |       |     |               |        |
| Initial                                        |                                                                      |       | 20  |               | V/V    |
| Error vs. Temperature                          | $0.075 \text{ V} \le V_{OUT} \le (V_S - 0.1 \text{ V}), dc, T_{OPR}$ |       |     | ±0.3          | %      |
| Gain Drift                                     | T <sub>OPR</sub>                                                     | 0     |     | -20           | ppm/°C |
| VOLTAGE OFFSET                                 |                                                                      |       |     |               |        |
| Initial Input Offset (Referred to Input [RTI]) | $V_{CM} = 0.15 \text{ V}, T_A$                                       |       |     | ±2            | mV     |
| Input Offset (RTI) Over Temperature            | $V_{CM} = 0 V, T_{OPR}$                                              |       |     | ±4            | mV     |
| Voltage Offset vs. Temperature                 | $V_{CM} = 0 V, T_{OPR}$                                              | -20   |     | +20           | μV/°C  |
| INPUT                                          |                                                                      |       |     |               |        |
| Input Impedance                                |                                                                      |       |     |               |        |
| Differential                                   |                                                                      | 360   | 400 | 440           | kΩ     |
| Common Mode                                    |                                                                      | 180   | 200 | 220           | kΩ     |
| V <sub>CM</sub> (Continuous)                   |                                                                      | -2    |     | +45           | V      |
| CMRR <sup>2</sup>                              | $V_{CM} = -2 \text{ V to } +45 \text{ V, dc}$                        | 80    | 100 |               | dB     |
|                                                | $f = dc to 10 kHz,^3 T_{OPR}$                                        | 80    |     |               | dB     |
| PREAMPLIFIER (A1)                              |                                                                      |       |     |               |        |
| Gain                                           |                                                                      |       | 10  |               | V/V    |
| Gain Error                                     | $0.05 \text{ V} \le V_{OUT} \le (V_S - 0.1 \text{ V}), dc, T_{OPR}$  | -0.3  |     | +0.3          | %      |
| Output Voltage Range                           | 30. ( 5 % // 5 % )                                                   | 0.05  |     | $V_{s} - 0.1$ | V      |
| Output Resistance                              |                                                                      | 97    | 100 | 103           | kΩ     |
| OUTPUT BUFFER (A2)                             |                                                                      |       |     |               |        |
| Gain                                           |                                                                      |       | 2   |               | V/V    |
| Gain Error                                     | $0.075 \text{ V} \le V_{OUT} \le (V_S - 0.1 \text{ V}), dc, T_{OPR}$ | -0.3  |     | +0.3          | %      |
| Output Voltage Range <sup>4</sup>              | $R_L = 25 \text{ k}\Omega$ , differential Input (V) = 0 V, $T_{OPR}$ | 0.075 |     | $V_{s} - 0.1$ | V      |
| Input Bias Current                             | Tops                                                                 |       |     | 50            | nA     |
| Output Resistance                              | $R_L = 1 \text{ k}\Omega$ , frequency = dc                           |       | 2   |               | Ω      |
| DYNAMIC RESPONSE                               |                                                                      |       |     |               |        |
| System Bandwidth                               | $V_{IN} = 0.01 \text{ V p-p}, V_{OUT} = 0.14 \text{ V p-p}$          |       | 70  |               | kHz    |
| Slew Rate                                      | $V_{IN} = 0.28 \text{ V}, V_{OUT} = 4 \text{ V step}$                |       | 1   |               | V/µs   |
| NOISE                                          | in the following                                                     |       |     |               |        |
| 0.1 Hz to 10 Hz                                |                                                                      |       | 20  |               | μV р-р |
| Spectral Density, 1 kHz (RTI)                  |                                                                      |       | 500 |               | nV/√Hz |
| POWER SUPPLY                                   | +                                                                    |       |     |               | , v.12 |
| Operating Range                                |                                                                      | 4.5   |     | 5.5           | V      |
| Ouiescent Current                              | Typical, T <sub>A</sub>                                              |       | 1.6 |               | mA     |
| Quiescent Current vs. Temperature              | $V_{OUT} = 0.1 \text{ V dc}, V_S = 5 \text{ V}, T_{OPR}$             |       |     | 2.7           | mA     |
| PSRR                                           | $V_S = 4.5 \text{ V to } 5.5 \text{ V, Topr}$                        | 66    | 80  |               | dB     |
| TEMPERATURE RANGE                              | For Specified Performance at T <sub>OPR</sub>                        | -40   |     | +125          | °C     |

 $<sup>^{1}</sup>$   $V_{CM}$  = input common-mode voltage.

 $<sup>^2</sup>$  Source imbalance  $< 2 \Omega$ .

<sup>&</sup>lt;sup>3</sup> The AD8208 preamplifier exceeds 80 dB CMRR at 10 kHz. However, because the output is available only by way of the 100 kΩ resistor, even a small amount of pin-to-pin capacitance between the IN pins and the A1 and A2 pins might couple an input common-mode signal larger than the greatly attenuated preamplifier output. The effect of pin-to-pin coupling can be negated in all applications by using a filter capacitor from Pin 3 to GND.

<sup>&</sup>lt;sup>4</sup>The output voltage range of the AD8208 varies depending on the load resistance and temperature. For additional information on this specification, see Figure 12 and Figure 13.

### **ABSOLUTE MAXIMUM RATINGS**

Table 2.

| Parameter                                  | Rating          |
|--------------------------------------------|-----------------|
| Supply Voltage                             | 12 V            |
| Continuous Input Voltage (Common Mode)     | −24 V to +80 V  |
| Differential Input Voltage                 | ±12 V           |
| Reversed Supply Voltage Protection         | 0.3 V           |
| ESD Human Body Model                       | ±4000 V         |
| Operating Temperature Range                | -40°C to +125°C |
| Storage Temperature Range                  | −65°C to +150°C |
| Output Short-Circuit Duration              | Indefinite      |
| Lead Temperature Range (Soldering, 10 sec) | 300°C           |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. Pin Configuration



Figure 3. Metallization Photograph

### **Table 3. Pin Function Descriptions**

|         |          | Coordinates |      |                          |
|---------|----------|-------------|------|--------------------------|
| Pin No. | Mnemonic | Х           | Υ    | Description              |
| 1       | -IN      | -322        | +563 | Inverting Input          |
| 2       | GND      | -321        | +208 | Ground                   |
| 3       | A1       | -321        | -51  | Preamplifier (A1) Output |
| 4       | A2       | -321        | -214 | Buffer (A2) Input        |
| 5       | OUT      | +321        | -388 | Buffer (A2) Output       |
| 6       | Vs       | +322        | +363 | Supply                   |
| 7       | NC       |             |      | No Connect               |
| 8       | +IN      | +322        | +561 | Noninverting Input       |

### TYPICAL PERFORMANCE CHARACTERISTICS

 $T_{OPR} = -40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ ,  $T_A = 25^{\circ}\text{C}$ ,  $V_S = 5$  V,  $R_L = 25$  k $\Omega$  ( $R_L$  is the output load resistor), unless otherwise noted.



Figure 4. Typical Offset Drift vs. Temperature



Figure 5. Typical Small-Signal Bandwidth



Figure 6. Typical CMRR vs. Frequency



Figure 7. Typical Gain Error vs. Temperature



Figure 8. Total Input Bias Current vs. Common-Mode Voltage, with +IN and -IN Pins Connected (Shorted)



Figure 9. Input Bias Current of A2 vs. Input Voltage and Temperature



Figure 10. Maximum Output Sink Current vs. Temperature



Figure 11. Maximum Output Source Current vs. Temperature



Figure 12. Output Voltage Range of A2 vs. Output Source Current



Figure 13. Output Voltage Range from GND vs. Output Sink Current



Figure 14. Rise Time



Figure 15. Fall Time



Figure 16. Differential Overload Recovery, Rising



Figure 17. Differential Overload Recovery, Falling



Figure 18. Settling Time, Rising



Figure 19. Settling Time, Falling



Figure 20. Offset Distribution



Figure 21. Offset Drift Distribution





### THEORY OF OPERATION

The AD8208 is a single-supply difference amplifier typically used to amplify a small differential voltage in the presence of rapidly changing, high common-mode voltages.

The AD8208 consists of two amplifiers (A1 and A2), a resistor network, a small voltage reference, and a bias circuit (not shown); see Figure 24.

The set of input attenuators preceding A1 consists of  $R_{\rm A},\,R_{\rm B},$  and  $R_{\rm C},$  which feature a combined series resistance of approximately 400 k $\Omega$   $\pm$  20%. The purpose of these resistors is to attenuate the input voltage to match the input voltage range of A1. This balanced resistor network attenuates the common-mode signal by a ratio of 1/14. The A1 amplifier inputs are held within the power supply range, even as Pin 1 and Pin 8 exceed the supply or fall below the common (ground). A reference voltage of 350 mV biases the attenuator above ground, allowing Amplifier A1 to operate in the presence of negative common-mode voltages.

The input resistor network also attenuates normal (differential) mode voltages. Therefore, A1 features a gain of 140 V/V to provide a total system gain, from  $\pm IN$  to the output of A1, equal to 10 V/V, as shown in the following equation:

$$Gain(A1) = 1/14(V/V) \times 140(V/V) = 10 V/V$$

A precision trimmed,  $100 \text{ k}\Omega$  resistor is placed in series with the output of Amplifier A1. The user has access to this resistor via an external pin (A1). A low-pass filter can be easily implemented

by connecting A1 to A2 and placing a capacitor to ground (see Figure 33).

The value of  $R_{\text{F1}}$  and  $R_{\text{F2}}$  is 10 k $\Omega$ , providing a gain of 2 V/V for Amplifier A2. When connecting Pin A1 and Pin A2 together, the AD8208 provides a total system gain equal to

Total Gain of (A1 + A2) (V/V) = 10 (V/V) × 2 (V/V) = 20 V/V at the output of A2 (the OUT pin).

The ratios of  $R_A$ ,  $R_B$ ,  $R_C$ , and  $R_F$  are trimmed to a high level of precision, allowing a typical CMRR value that exceeds 80 dB. This performance is accomplished by laser trimming the resistor ratio matching to better than 0.01%.



Figure 24. Simplified Schematic

# APPLICATIONS INFORMATION

# HIGH-SIDE CURRENT SENSING WITH A LOW-SIDE SWITCH

In load control configurations for high-side current sensing with a low-side switch, the PWM-controlled switch is ground referenced. An inductive load (solenoid) connects to a power supply/battery. A resistive shunt is placed between the switch and the load (see Figure 25). An advantage of placing the shunt on the high side is that the entire current, including the recirculation current, is monitored because the shunt remains in the loop when the switch is off. In addition, shorts to ground can be detected with the shunt on the high side, enhancing the diagnostics of the control loop. In this circuit configuration, when the switch is closed, the common-mode voltage moves down to near the negative rail. When the switch is opened, the voltage reversal across the inductive load causes the common-mode voltage to be held one diode drop above the battery by the clamp diode.



Figure 25. Low-Side Switch

In cases where a high-side switch is used for PWM control of the load current in an application, the AD8208 can be used as shown in Figure 26. The recirculation current through the freewheeling diode (clamp diode) is monitored through the shunt resistor. In this configuration, the common-mode voltage in the application drops below GND when the FET is switched off. The AD8208 operates down to -2 V, providing an accurate current measurement.



Figure 26. High-Side Switch

#### **HIGH-RAIL CURRENT SENSING**

In the high-rail current-sensing configuration, the shunt resistor is referenced to the battery. High voltage is present at the inputs of the current-sense amplifier. When the shunt is battery referenced, the AD8208 produces a linear ground-referenced analog output. Additionally, the AD8214 can be used to provide an overcurrent detection signal in as little as 100 ns (see Figure 27). This feature is useful in high current systems where fast shutdown in overcurrent conditions is essential.



Figure 27. Battery-Referenced Shunt Resistor

### LOW-SIDE CURRENT SENSING

In systems where low-side current sensing is preferable, the AD8208 provides a simple, high accuracy, integrated solution. In this configuration, the AD8208 rejects ground noise and offers high input to output linearity, regardless of the differential input voltage.



Figure 28. Ground-Referenced Shunt Resistor

### 4 mA to 20 mA Current Loop Receiver

The AD8208 can also be used in low current-sensing applications, such as the 4 mA to 20 mA current loop receiver shown in Figure 29. In such applications, the relatively large shunt resistor may degrade the common-mode rejection. Adding a resistor of equal value on the low impedance side of the input corrects this error.



Figure 29. 4 mA to 20 mA Current Loop Receiver

#### **GAIN ADJUSTMENT**

The default gain of the preamplifier and buffer are 10 V/V and 2 V/V, respectively, resulting in a composite gain of 20 V/V. With the addition of external resistor(s) or trimmer(s), the gain can be lowered, raised, or finely calibrated.

#### Gains Less than 20

 $R_{EXT}/(100 \text{ k}\Omega + R_{EXT})$ 

NC = NO CONNECT

Because the preamplifier has an output resistance of  $100 \text{ k}\Omega$ , an external resistor connected from Pin 3 and Pin 4 to GND decreases the gain by the following factor (see Figure 30):

 $V_{DIFF} = \frac{1}{-1}$   $V_{DIFF} = \frac{20R_{EXT}}{R_{EXT} + 100k\Omega}$   $R_{EXT} = 100k\Omega \frac{GAIN}{20 - GAIN}$   $R_{EXT} = \frac{20R_{EXT}}{R_{EXT}}$ 

Figure 30. Adjusting for Gains Less than 20

The overall bandwidth is unaffected by changes in gain by using this method, although there may be a small offset voltage due to the imbalance in source resistances at the input to the buffer. In many cases, this can be ignored, but if desired, the offset voltage can be nulled by inserting a resistor in series with Pin 4. The resistor

used should be equal to 100 k $\Omega$  minus the parallel sum of  $R_{EXT}$  and 100 k $\Omega$ . For example, with  $R_{EXT}$  = 100 k $\Omega$  (yielding a composite gain of 10 V/V), the optional offset nulling resistor is 50 k $\Omega$ .

#### Gains Greater than 20

Connecting a resistor from the output of the buffer amplifier to its noninverting input, as shown in Figure 31, increases the gain. The gain is now multiplied by the factor

$$R_{EXT}/(R_{EXT}-100 \text{ k}\Omega)$$

For example, it is doubled for  $R_{\rm EXT}=200~k\Omega$ . Overall gains as high as 50 are achievable in this way. Note that the accuracy of the gain becomes critically dependent on the resistor value at high gains. In addition, the effective input offset voltage at Pin 1 and Pin 8 (which is about six times the actual offset of A1) limits the use of the part in high gain, dc-coupled applications.



Figure 31. Adjusting for Gains Greater than 20

### **GAIN TRIM**

Figure 32 shows a method for incremental gain trimming by using a trim potentiometer and an external resistor,  $R_{EXT}$ .

The following approximation is useful for small gain ranges:

$$\Delta G \approx (10 \text{ M}\Omega \div R_{EXT})\%$$

For example, using this equation, the adjustment range is  $\pm 2\%$  for  $R_{EXT}=5~M\Omega$  and  $\pm 10\%$  for  $R_{EXT}=1~M\Omega$ .



Figure 32. Incremental Gain Trimming

### **Internal Signal Overload Considerations**

When configuring the gain for values other than 20, the maximum input voltage with respect to the supply voltage and ground must be considered because either the preamplifier or the output buffer reaches its full-scale output ( $V_S-0.1~V$ ) with large differential input voltages. The input of the AD8208 is limited to ( $V_S-0.1$ ) ÷ 10 for overall gains of  $\leq$ 10 because the preamplifier, with its fixed gain of 10 V/V, reaches its full-scale output before the output buffer. For gains greater than 10, the swing at the buffer output reaches its full scale first and then limits the AD8208 input to ( $V_S-0.1$ ) ÷ G, where G is the overall gain.

### **LOW-PASS FILTERING**

In many transducer applications, it is necessary to filter the signal to remove spurious high frequency components, including noise, or to extract the mean value of a fluctuating signal with a peak-to-average ratio (PAR) greater than unity. For example, a full-wave rectified sinusoid has a PAR of 1.57, a raised cosine has a PAR of 2, and a half-wave sinusoid has a PAR of 3.14. Signals with large spikes may have PARs of 10 or more.

When implementing a filter, the PAR should be considered so that the output of the AD8208 preamplifier (A1) does not clip before A2; otherwise, the nonlinearity would be averaged and appear as an error at the output. To avoid this error, both amplifiers should clip at the same time. This condition is achieved when the PAR is no greater than the gain of the second amplifier (2 for the default configuration). For example, if a PAR of 5 is expected, the gain of A2 should be increased to 5.

Low-pass filters can be implemented in several ways by using the features provided by the AD8208. In the simplest case, a single-pole filter (20 dB/decade) is formed when the output of A1 is connected to the input of A2 via the internal  $100~k\Omega$  resistor by tying Pin 3 to Pin 4 and adding a capacitor from this node to ground, as shown in Figure 33. If a resistor is added across the capacitor to lower the gain, the corner frequency increases; therefore, gain should be calculated using the parallel sum of the resistor and  $100~k\Omega$ .



Figure 33. Single-Pole, Low-Pass Filter Using the Internal 100 k $\Omega$  Resistor

If the gain is raised using a resistor, as shown in Figure 31, the corner frequency is lowered by the same factor as the gain is raised. Therefore, using a resistor of 200 k $\Omega$  (for which the gain would be doubled), results in a corner frequency scaled to 0.796 Hz  $\mu F$  (0.039  $\mu F$  for a 20 Hz corner frequency).



Figure 34. Two-Pole, Low-Pass Filter

A two-pole filter with a roll-off of 40 dB/decade can be implemented using the connections shown in Figure 34. This configuration is a Sallen-Key form based on a  $\times 2$  amplifier. It is useful to remember that a two-pole filter with a corner frequency of  $f_2$  and a single-pole filter with a corner frequency of  $f_1$  have the same attenuation, that is, 40 log  $(f_2/f_1)$ , as shown in Figure 35. Using the standard resistor value shown in Figure 34 and capacitors of equal values, the corner frequency is conveniently scaled to 1 Hz  $\mu F$  (0.05  $\mu F$  for a 20 Hz corner frequency). A maximal flat response occurs when the resistor is lowered to 196 k $\Omega$ , scaling the corner frequency to 1.145 Hz  $\mu F$ . The output offset is raised by approximately 5 mV (equivalent to 250  $\mu V$  at the input pins).



Figure 35. Comparative Responses of Single-Pole and Two-Pole Low-Pass Filters

# HIGH LINE CURRENT SENSING WITH LPF AND GAIN ADJUSTMENT

The circuit shown in Figure 36 is similar to Figure 25, but includes gain adjustment and low-pass filtering.



Figure 36. High Line Current-Sensor Interface; Gain = 40 V/V, Single-Pole, Low-Pass Filter

A power device that is either on or off controls the current in the load. The average current is proportional to the duty cycle of the input pulse and is sensed by a small-value resistor. The average differential voltage across the shunt is typically 100 mV, although its peak value is higher by an amount that depends on the inductance of the load and the control frequency. The commonmode voltage, on the other hand, extends from roughly 1 V above ground for the on condition to about 1.5 V above the battery voltage in the off condition. The conduction of the clamping

diode regulates the common-mode potential applied to the device. For example, a battery spike of 20 V may result in an applied common-mode potential of 21.5 V to the input of the devices.

To produce a full-scale output of 4 V, a gain of 40 V/V is used, adjustable by  $\pm 5\%$  to absorb the tolerance in the shunt. There is sufficient headroom to allow 10% overrange (to 4.4 V). The roughly triangular voltage across the sense resistor is averaged by a single-pole, low-pass filter that is set with a corner frequency of 3.6 Hz, which provides about 30 dB of attenuation at 100 Hz. A higher rate of attenuation can be obtained by using a two-pole filter with a corner frequency of 20 Hz, as shown in Figure 37. Although this circuit uses two separate capacitors, the total capacitance is less than half of what is needed for the single-pole filter.



Rev. A | Page 14 of 16

# **OUTLINE DIMENSIONS**



COMPLIANT TO JEDEC STANDARDS MS-012-AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 38. 8-Lead Standard Small Outline Package [SOIC\_N] Narrow Body (R-8)

Dimensions shown in millimeters and (inches)



Figure 39. 8-Lead Mini Small Outline Package [MSOP] (RM-8) Dimensions shown in millimeters

### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Package Description                      | Package Option | Branding |
|--------------------|-------------------|------------------------------------------|----------------|----------|
| AD8208WBRZ         | −40°C to +125°C   | 8-Lead SOIC_N                            | R-8            |          |
| AD8208WBRZ-R7      | −40°C to +125°C   | 8-Lead SOIC_N, 7" Tape and Reel          | R-8            |          |
| AD8208WBRZ-RL      | -40°C to +125°C   | 8-Lead SOIC_N, 13"Tape and Reel          | R-8            |          |
| AD8208WBRMZ        | -40°C to +125°C   | 8-Lead Mini Small Outline Package [MSOP] | RM-8           | Y2F      |
| AD8208WBRMZ-R7     | -40°C to +125°C   | 8-Lead Mini Small Outline Package [MSOP] | RM-8           | Y2F      |
| AD8208WBRMZ-RL     | −40°C to +125°C   | 8-Lead Mini Small Outline Package [MSOP] | RM-8           | Y2F      |

 $<sup>^{1}</sup>$  Z = RoHS Compliant Part.

| AD8208 |
|--------|
|--------|

**NOTES**