# Advanced Micro Devices # PAL20R8 Family # 24-Pin TTL Programmable Array Logic #### **DISTINCTIVE CHARACTERISTICS** - As fast as 5 ns maximum propagation delay - Popular 24-pin architectures: 20L8, 20R8, 20R6, 20R4 - Programmable replacement for high-speed TTL logic - Power-up reset for initialization - Extensive third-party software and programmer support through FusionPLD partners - 24-pin SKINNYDIP and 28-pin PLCC packages save space ### **GENERAL DESCRIPTION** The PAL20R8 Family (PAL20L8, PAL20R8, PAL20R6, PAL20R4) includes the PAL20R8-5 Series which is ideal for high-performance applications. The PAL20R8 Family is provided in the standard 24-pin DIP and 28-pin PLCC pinouts. The devices provide user programmable logic for replacing conventional SSI/LSI gates and flip-flops at a reduced chip cost. The family allows the systems engineer to implement the design on-chip, by opening fuse links to configure AND and OR gates within the device, according to the desired logic function. Complex interconnections between gates, which previously required time-consuming layout, are lifted from the PC board and placed on silicon, where they can be easily modified during prototyping or production. The PAL device implements the familiar Boolean logic transfer function, the sum of products. The PAL device is a programmable AND array driving a fixed OR array. The AND array is programmed to create custom product terms, while the OR array sums selected terms at the outputs. In addition, the PAL device provides the following options: - Variable input/output pin ratio - Programmable three-state outputs - Registers with feedback Product terms with all connections opened assume the logical HIGH state; product terms connected to both true and complement of any single input assume the logical LOW state. Registers consist of D-type flip-flops that are loaded on the LOW-to-HIGH transition of the clock. Unused input pins should be tied to Vcc or GND. AMD's FusionPLD program allows PAL20R8 Family designs to be implemented using a wide variety of popular industry-standard design tools. By working closely with the FusionPLD partners, AMD certifies that the tools provide accurate, quality support. By ensuring that third-party tools are available, costs are lowered because a designer does not have to buy a complete set of new tools for each device. The FusionPLD program also greatly reduces design time since a designer can use a tool that is already installed and familiar. Please refer to the PLD Software Reference Guide for certified development systems and the Programmer Reference Guide for approved programmers. # **PRODUCT SELECTOR GUIDE** | Device | Dedicated Inputs | Outputs | Product Terms/Output | Feedback | Enable | |---------|------------------|--------------------|----------------------|-------------|----------------| | PAL20L8 | 14 | 6 comb.<br>2 comb. | 7<br>7 | I/O<br>- | prog.<br>prog. | | PAL20R8 | 12 | 8 reg. | 8 | reg. | pin | | PAL20R6 | 12 | 6 reg.<br>2 comb. | 8<br>7 | reg.<br>I/O | pin<br>prog. | | PAL20R4 | 12 | 4 reg.<br>4 comb. | 8<br>7 | reg.<br>I/O | pin<br>prog. | Publication# 16490 Rev. C Amendment/0 Issue Daile: October 1994 2-169 # **BLOCK DIAGRAMS** # **CONNECTION DIAGRAMS** ### **Top View** # SKINNYDIP/FLATPACK Note: Pin 1 is marked for orientation. | Note | 20L8 | 20R8 | 20R6 | 20R4 | |------|------------------|----------------|------------------|------------------| | 1 | lo | CLK | CLK | CLK | | 2 | l <sub>13</sub> | ŌĒ | ŌĒ | ŌĒ | | 3 | O <sub>1</sub> | O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | | 4 | I/O <sub>2</sub> | O <sub>2</sub> | O <sub>2</sub> | I/O <sub>2</sub> | | 5 | 1/O3 | Оз | Оз | Оз | | 6 | I/O <sub>4</sub> | O <sub>4</sub> | O <sub>4</sub> | O <sub>4</sub> | | 7 | I/O <sub>5</sub> | O <sub>5</sub> | O <sub>5</sub> | O <sub>5</sub> | | 8 | I/O <sub>6</sub> | O <sub>6</sub> | O <sub>6</sub> | O <sub>6</sub> | | 9 | 1/07 | O <sub>7</sub> | 07 | I/O <sub>7</sub> | | 10 | Ов | O <sub>8</sub> | I/O <sub>8</sub> | I/O <sub>8</sub> | # **PIN DESIGNATIONS** CLK = Clock GND = Ground I = Input I/O = Input/Output NC = No Connect O = Output OE = Output Enable Vcc = Supply Voltage ### PLCC/LCC JEDEC: Applies to -5, -7(-12/10 mil), -10(-15 mil), B-2 Series Only # **PLCC** Applies to B and A Series Only 1649CB-7 # LCC Applies to B and A Series Only ### **Commercial Products** AMD programmable logic products for commercial applications are available with several ordering options. The order number (Valid Combination) is formed by a combination of: | Valid Combinations | | | | | | |--------------------|------------|--|--|--|--| | PAL20L8-5 | | | | | | | PAL20R8-5 | | | | | | | PAL20R6-5 | | | | | | | PAL20R4-5 | ] | | | | | | PAL20L8-10/2 | PC, JC | | | | | | PAL20R8-10/2 | | | | | | | PAL20R6-10/2 | | | | | | | PAL20R4-10/2 | | | | | | | PAL20L8-7 | | | | | | | PAL20R8-7 | DO 10 DO | | | | | | PAL20R6-7 | PC, JC, DC | | | | | | PAL20R4-7 | | | | | | # **Valid Combinations** Valid Combinations lists configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations and to check on newly released combinations. # **Commercial Products (MMI Marking Only)** AMD programmable logic products for commercial applications are available with several ordering options. The order number (Valid Combination) is formed by a combination of: | Valid Combinations | | | | | | | |--------------------|------|---------------|--|--|--|--| | PAL20L8 | B-2 | CNS, CFN, CJS | | | | | | PAL20R8 | | | | | | | | PAL20R6 | B, A | CNS, CNL, CJS | | | | | | PAL20R4 | | | | | | | ### **Valid Combinations** Valid Combinations lists configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations and to check on newly released combinations. Note: Marked with MMI logo. # **APL Products** AMD programmable logic products for Aerospace and Defense applications are available with several ordering options. APL (Approved Products List) products are fully compliant with MIL-STD-883 requirements. The order number (Valid Combination) is formed by a combination of: | Valid Combinations | | | | | | | |--------------------|---------------|------------|--|--|--|--| | PAL20L8 | | | | | | | | PAL20R8 | ] | | | | | | | PAL20R6 | -10, -12, -15 | /BLA, /B3A | | | | | | PAL20R4 | | | | | | | #### **Valid Combinations** Valid Combinations lists configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations and to check on newly released combinations. # **Group A Tests** Group A Tests consist of Subgroups: 1, 2, 3, 7, 8, 9, 10, 11. # Military Burn-In Military burn-in is in accordance with the current revision of MIL-STD-883, Test Methods 1015, Conditions A through E. Test conditions are selected at AMD's option. # **APL Products (MMI Marking Only)** AMD programmable logic products for Aerospace and Defense applications are available with several ordering options. APL (Approved Products List) products are fully compliant with MIL-STD-883 requirements. The order number (Valid Combination) is formed by a combination of: | Va | Valid Combinations | | | | | | | | |---------|--------------------|---------------------|--|--|--|--|--|--| | PAL20L8 | | | | | | | | | | PAL20R8 | ] | MJS/883B, | | | | | | | | PAL20R6 | B, A | MW/883B,<br>ML/883B | | | | | | | | PAL20R4 | | | | | | | | | ### **Valid Combinations** Valid Combinations lists configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations and to check on newly released combinations. Note: Marked with MMI logo. # **Group A Tests** Group A Tests consist of Subgroups: 1, 2, 3, 7, 8, 9, 10, 11. # Military Burn-In Military burn-in is in accordance with the current revision of MIL-STD-883, Test Methods 1015, Conditions A through E. Test conditions are selected at AMD's option. # **FUNCTIONAL DESCRIPTION** Standard 24-Pin PAL Family The standard 24-pin PAL family is comprised of four different devices, including both registered and combinatorial devices. All parts are produced with a fuse link at each input to the AND gate array, and connections may be selectively removed by applying appropriate voltages to the circuit. Using any of a number of development packages, these products can be rapidly programmed to any customized pattern. Extra test words are pre-programmed during manufacturing to ensure extremely high field programming yields, and provide extra test paths to achieve excellent parametric correlation. # Variable Input/Output Pin Ratio The registered devices have twelve dedicated input lines, and each combinatorial output is an I/O pin. The PAL20L8 has fourteen dedicated input lines, and only six of the eight combinatorial outputs are I/O pins. Buffers for device inputs have complementary outputs to provide user-programmable input signal polarity. Unused input pins should be tied to Vcc or GND. # **Programmable Three-State Outputs** Each output has a three-state output buffer with threestate control. On combinatorial outputs, a product term controls the buffer, allowing enable and disable to be a function of any product of device inputs or output feedback. The combinatorial output provides a bidirectional I/O pin, and may be configured as a dedicated input if the buffer is always disabled. On registered outputs, an input pin controls the enabling of the three-state outputs. ### Registers with Feedback Registered outputs are provided for data storage and synchronization. Registers are composed of D-type flipflops that are loaded on the LOW-to-HIGH transition of the clock input. # **Power-Up Reset** All flip-flops power-up to a logic LOW for predictable system initialization. Outputs of the PAL20R8 Family will be HIGH due to the active-low outputs. The Vcc rise must be monotonic and the reset delay time is 1000 ns maximum. # **Register Preload** The register on the AMD marked 20R8, 20R6, and 20R4 devices can be preloaded from the output pins to facilitate functional testing of complex state machine designs. This feature allows direct loading of arbitrary states, making it unnecessary to cycle through long test vector sequences to reach a desired state. In addition, transitions from illegal states can be verified by loading illegal states and observing proper recovery. ### Security Fuse After programming and verification, a PAL20R8 Family design can be secured by programming the security fuse. Once programmed, this fuse defeats readback of the internal programmed pattern by a device programmer, securing proprietary designs from competitors. When the security fuse is programmed, the array will read as if every fuse is intact. ### **Quality and Testability** The PAL20R8 Family offers a very high level of built-in quality. Extra programmable fuses provide a means of verifying performance of all AC and DC parameters. In addition, this verifies complete programmability and functionality of the device to provide the highest programming yields and post-programming functional yields in the industry. ### Technology The PAL20R8-5, -7 and 10/2 are fabricated with AMD's oxide isolated process. The array connections are formed with highly reliable PtSi fuses. The PAL20R8B, B-2, and A series are fabricated with AMD's trench-isolated bipolar process. The array connections are formed with proven TiW fuses. These processes reduce parasitic capacitances and minimum geometries to provide higher performance. ### **ABSOLUTE MAXIMUM RATINGS** Storage Temperature .... -65°C to +150°C Ambient Temperature with Power Applied .... -55°C to +125°C Supply Voltage with Respect to Ground .... -0.5 V to +7.0 V DC Input Voltage .... -1.5 V to Vcc + 0.5 V DC Output or I/O Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. Programming conditions may differ. ### **OPERATING RANGES** Commercial (C) Devices Ambient Temperature (T<sub>A</sub>) Operating in Free Air ..... 0°C to +75°C Supply Voltage (Vcc) with Respect to Ground ...... +4.75 V to +5.25 V Operating ranges define those limits between which the functionality of the device is guaranteed. # DC CHARACTERISTICS over COMMERCIAL operating ranges unless otherwise specified | Parameter<br>Symbol | Parameter Description | Test Conditions | Min | Max | Unit | |---------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------|-----|------|------| | Vон | Output HIGH Voltage | I <sub>OH</sub> = -3.2 mA V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> V <sub>CC</sub> = Min | 2.4 | | ٧ | | Vol | Output LOW Voltage | loL = 24 mA | | 0.5 | ٧ | | ViH | Input HIGH Voltage | Guaranteed Input Logical HIGH<br>Voltage for all Inputs (Note 1) | 2.0 | | ٧ | | VıL | Input LOW Voltage | Guaranteed Input Logical LOW<br>Voltage for all Inputs (Note 1) | | 0.8 | ٧ | | Vı | Input Clamp Voltage | In = -18 mA, Vcc = Min | | -1.5 | ٧ | | Iн | Input HIGH Current | Vin = 2.7 V, Vcc = Max (Note 2) | | 25 | μА | | lı. | Input LOW Current | Vin = 0.4 V, Vcc = Max (Note 2) | | -250 | μА | | li | Maximum Input Current | VIN = 5.5 V, VCC = Max | | 100 | μА | | lozн | Off-State Output Leakage<br>Current HIGH | Vout = 2.7 V, Vcc = Max VIN = VIH or VIL (Note 2) | | 100 | μА | | lozL | Off-State Output Leakage<br>Current LOW | Vout = 0.4 V, Vcc = Max<br>VIN = VIH or VIL (Note 2) | | -100 | μА | | Isc | Output Short-Circuit Current | Vout = 0.5 V, Vcc = Max (Note 3) | -30 | -130 | mA | | lcc | Supply Current | VIN = 0 V, Outputs Open (Iout = 0 mA)<br>Vcc = Max | | 210 | mA | - 1. These are absolute values with respect to device ground and all overshoots due to system and/or tester noise are included. - 2. I/O pin leakage is the worst case of I<sub>IL</sub> and lozL (or I<sub>I</sub>H and lozH). - 3. Not more than one output should be tested at a time. Duration of the short-circuit should not exceed one second. Vout = 0.5 V has been chosen to avoid test problems caused by tester ground degradation. # SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 1) | Parameter<br>Symbol | Parameter Description | | | | | Max | Unit | |---------------------|---------------------------------------------------|---------------------------|---------------|---------------------|----|-----|------| | tPD | Input or Feedback to Combinatorial Output | | | 20L8, 20R6,<br>20R4 | | 15 | ns | | ts | Setup Time from Input or Feedback to Clock | | | | 15 | | ns | | tн | Hold Time | | ] | 0 | | ns | | | tco | Clock to Output | or Feedback | 20R8, 20R6, | | 12 | ns | | | twL | Clock Width | LOW | | 20R4 | 10 | | ns | | twH | | HIGH | | ] [ | 12 | | ns | | for any | Maximum<br>Frequency | External Feedback | 1/(ts + tco) | | 37 | | MHz | | fmax | (Note 2) | No Feedback | 1/(tw+ + twL) | | 45 | | MHz | | tpzx | OE to Output Enable | | | | | 15 | ns | | tpxz | OE to Output Disable | | | | | 12 | ns | | tEA | Input to Output Enable Using Product Term Control | | | 20L8, 20R6, | | 18 | ns | | ter | Input to Output | Disable Using Product Ter | m Control | 20R4 | | 15 | ns | - 1. See Switching Test Circuit for test conditions. - 2. These parameters are not 100% tested, but are calculated at initial characterization and at any time the design is modified where frequency may be affected. # **ABSOLUTE MAXIMUM RATINGS** Storage Temperature ..... -65°C to +150°C Ambient Temperature with Power Applied ..... -55°C to +125°C Supply Voltage with Respect to Ground ................ -0.5 V to +7.0 V DC Input Voltage ......................... -1.5 V to Vcc +0.5 V DC Output or I/O Pin Voltage . . . . . . . . . . -0.5 V to Vcc + 0.5 V Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. Programming conditions may differ. ### **OPERATING RANGES** Commercial (C) Devices Ambient Temperature (T<sub>A</sub>) Operating in Free Air ...... 0°C to +75°C Supply Voltage (Vcc) with Respect to Ground ..... +4.75 V to +5.25 V Operating ranges define those limits between which the functionality of the device is guaranteed. # DC CHARACTERISTICS over COMMERCIAL operating ranges unless otherwise specified | Parameter<br>Symbol | Parameter Description | Test Conditions | Min | Max | Unit | |---------------------|------------------------------------------|------------------------------------------------------------------------------------------|-----|------|------| | Vон | Output HIGH Voltage | IOH = -3.2 mA VIN = VIH or VIL<br>VCC = Min | 2.4 | | ٧ | | Vol | Output LOW Voltage | IoL = 24 mA | | 0.5 | ٧ | | ViH | Input HIGH Voltage | Guaranteed Input Logical HIGH<br>Voltage for all Inputs (Note 1) | 2.0 | | ٧ | | VIL | Input LOW Voltage | Guaranteed Input Logical LOW<br>Voltage for all Inputs (Note 1) | | 0.8 | ٧ | | Vı | Input Clamp Voltage | I <sub>IN</sub> = -18 mA, Vcc = Min | | -1.5 | ٧ | | Іін | Input HIGH Current | Vin = 2.7 V, Vcc = Max (Note 2) | | 25 | μA | | lı <u>L</u> | Input LOW Current | VIN = 0.4 V, Vcc = Max (Note 2) | | -250 | μΑ | | lı . | Maximum Input Current | VIN = 5.5 V, Vcc = Max | | 100 | μΑ | | lozн | Off-State Output Leakage<br>Current HIGH | Vout = 2.7 V, Voc = Max<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> (Note 2) | | 100 | μА | | lozl | Off-State Output Leakage<br>Current LOW | Vout = 0.4 V, Vcc = Max<br>VIN = VIH or VIL (Note 2) | | -100 | μА | | Isc | Output Short-Circuit Current | Vout = 0.5 V, Vcc = Max (Note 3) | -30 | -130 | mA | | lcc | Supply Current | V <sub>IN</sub> = 0 V, Outputs Open (lour = 0 mA)<br>Vcc = Max | | 210 | mA | - 1. These are absolute values with respect to device ground and all overshoots due to system and/or tester noise are included. - 2. I/O pin leakage is the worst case of $I_{\rm IL}$ and $I_{\rm OZL}$ (or $I_{\rm IH}$ and $I_{\rm OZH}$ ). - Not more than one output should be tested at a time. Duration of the short-circuit should not exceed one second. Vouτ = 0.5 V has been chosen to avoid test problems caused by tester ground degradation. # SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 1) | Parameter | | <u> </u> | , | <del>, , , , , , , , , , , , , , , , , , , </del> | 1 | | | |-------------|---------------------------------------------------|----------------------------|---------------|---------------------------------------------------|------|-----|------| | Symbol | Parameter Description | | | | | Max | Unit | | tPD | Input or Feedback to Combinatorial Output | | | 20L8, 20R6,<br>20R4 | | 25 | ns | | ts | Setup Time from | n Input or Feedback to Cic | ock | | 25 | | ns | | tH | Hold Time | | | | 0 | | ns | | tco | Clock to Output | | 20R8, 20R6, | 1.00 | 15 | ns | | | twL | Clock Width | LOW | | 20R4 | 15 | | ns | | twn | | HIGH | | | 15 | | ns | | | Maximum | External Feedback | 1/(ts + tco) | | 25 | | MHz | | <b>fMAX</b> | Frequency<br>(Note 3) | Internal Feedback (fcnt) | | | 28.5 | | MHz | | | | No Feedback | 1/(tw+ + twL) | | 33 | | MHz | | tpzx | OE to Output Er | nable | | | | 20 | ns | | tpxz | OE to Output Disable | | | | | 20 | ns | | tea | Input to Output Enable Using Product Term Control | | | 20L8, 20R6, | | 25 | กร | | ter | Input to Output [ | Disable Using Product Ter | m Control | 20R4 | | 25 | ns | - 1. See Switching Test Circuit for test conditions. - 2. Calculated from measured fMAX internal. - 3. These parameters are not 100% tested, but are calculated at initial characterization and at any time the design is modified where frequency may be affected.