

PRODUCT SPECIFICATION

# **Z85230** ESCC<sup>™</sup> ENHANCED SERIAL COMMUNICATION CONTROLLER

#### **FEATURES**

- **Deeper Data FIFOs** 
  - 4-Byte Transmit FIFO
  - 8-Byte Receive FIFO
- Programmable FIFO Interrupt Levels Provide Flexible Interrupt Response
- Pin and Function Compatible to CMOS and NMOS Z85C30 SCC
- Many Improvements to Support SDLC/HDLC Transfers:
  - Deactivation of /RTS Pin after Closing Flag
  - Automatic Transmission of the Opening Flag
  - Automatic Reset of Tx Underrun/EOM Latch
  - Complete CRC Reception
  - TxD pin Automatically Forced High with NRZI Encoding when using Mark Idle.
  - Receive FIFO Automatically Unlocked for Special Receive Interrupts when using the SDLC Status FIFO.
  - Back-to-Back Frame Transmission Simplified
- Easier Interface to Popular CPUs
- Fast Speeds:
  - 8.0 MHz for Data Rates up to 2.0 Mbit/sec.
  - 10.0 MHz for Data Rates up to 2.5 Mbit/sec.
  - 16.384 MHz for Data Rates up to 4.096 Mbit/sec.
  - 20.0 MHz for Data Rates up to 5.0 Mbit/sec.
- Improved SDLC Frame Status FIFO
- Low Power CMOS

- New Programmable Features Added with Write Register 7'
- Write Registers: WR3, WR4, WR5, and WR10 are now Readable
- Read Register 0 Latched During Access
- Software Interrupt Acknowledge Mode
- DPLL Counter Output Available as Jitter-Free Clock Source
- /DTR//REQ Pin Deactivation Time Reduced
- Two Independent Full-Duplex Channels, each with a Crystal Oscillator, Baud Rate Generator, and Digital Phase-Locked Loop.
- Multi-Protocol Operation Under Program Control
- Asynchronous Mode with Five to Eight Bits, and One, One and One-Half, or Two Stop Bits per Character: Programmable Clock Factor; Break Detection and Generation; Parity, Overrun, and Framing Error Detection.
- Synchronous Mode with Internal or External Character Synchronization on One or Two Synchronous Characters and CRC Generation and Checking with Programmable CRC Preset Values.

## **GENERAL DESCRIPTION**

The Zilog Enhanced Serial Communications Controller. Z85230 ESCC, is a pin and software compatible CMOS member of the SCC™ Family (The SCC was introduced by Zilog in 1981.). The ESCC is a dual-channel, full-duplex data communications controller capable of supporting a wide range of popular protocols. The ESCC is built from Zilog's industry standard SCC core and is compatible with designs using Zilog's SCC to receive and transmit data. It has many improvements that significantly reduce CPU overhead. The addition of a 4-byte transmit FIFO and an 8byte receive FIFO significantly reduces the overhead required to provide data to, and get data from, the transmitters and receivers.

: 🔤 9984043 0032393 959 💼

## **GENERAL DESCRIPTION** (Continued)

The ESCC also has many features that improve packet handling in SDLC mode. The ESCC will automatically: transmit a flag before the data, reset the Tx Underrun/EOM latch, force the TxD pin high at the appropriate time when using NRZI encoding, deassert the /RTS pin after the closing flag, and better handle ABORTed frames when using the 10x19 status FIFO. The combination of these features along with the deeper data FIFOs significantly simplifies SDLC driver software.

The CPU hardware interface has been simplified by relieving the databus setup time requirement and supporting the software generation of the interrupt acknowledge signal (/ INTACK). These changes allow an interface with less external logic to many microprocessor families while maintaining compatibility with existing designs. I/O handling of the ESCC is improved over the SCC with faster response of the (INT and /DTR//REQ pins. The many enhancements added to the ESCC permits a system design that increases overall system performance with better data handling and less interface logic (Figure 1).

#### Notes:

All Signals with a preceding front slash, "/", are active Low, e.g.: B/W (WORD is active Low); /B/W (BYTE is active Low, only).

Power connections follow conventional descriptions below:

| Connection | Circuit | Device          |
|------------|---------|-----------------|
| Power      | V       | V <sub>DD</sub> |
| Ground     | GND     | V <sub>ss</sub> |

## : 🛤 9984043 0032394 895 🛤

4-2



Z85230 ESCC<sup>™</sup>



Figure 1. ESCC Block Diagram

# : 📖 9984043 0032395 721 📖

Printed from www.freetradezone.com, a service of Partminer, Inc. This Material Copyrighted By Its Respective Manufacturer 4

4-3

# PIN DESCRIPTIONS

The following section describes the Z85230 pin functions. Figures 2 and 3 detail the pin assignments for the 40-pin DIP and 44-pin PLCC packages. The Z85230 ESCC is socket compatible with the Zilog Z8530 and Z85C30 as the pin electrical characteristics and pin assignments are the same. Any unused input pins should be pulled up to the +5V supply.



Figure 2. Z85230 DIP Pin Assignments

# 4-4 ː 🖬 9984043 0032396 668 🔳



Figure 3. Z85230 PLCC Pin Assignments



Figure 4. Z85230 Pin Functions

: 🛤 9984043 0032397 5T4 📟

4-5

## **PIN DESCRIPTIONS**

**/CTSA, /CTSB** *Clear To Send* (inputs, active Low). These pins function as transmitter enables if they are programmed for Auto Enables (WR3, D5=1). A Low on the inputs enables the respective transmitters. If not programmed as Auto Enables, they may be used as a general-purpose inputs. Both inputs are Schmitt-trigger buffered to accommodate slow rise-time inputs. The ESCC detects pulses on these inputs and can interrupt the CPU on both logic level transitions.

**/DCDA**, **/DCDB** Data Carrier Detect (inputs, active Low). These pins function as receiver enables if they are programmed for Auto Enables (WR3, D5=1); otherwise they are used as general-purpose input pins. Both pins are Schmitt-trigger buffered to accommodate slow rise time signals. The ESCC detects pulses on these pins and can interrupt the CPU on both logic level transitions.

**/RTSA, /RTSB** Request To Send (outputs, active Low). The /RTS pins can be used as general purpose outputs or with the Auto Enables feature. When used with Auto Enables ON (WR3, D5=1) in asynchronous mode, the /RTS pin goes High after the transmitter is empty. When Auto Enable is OFF, the /RTS pins can be used as general purpose outputs and they strictly follow the inverse state of the RTS bit (WR5 bit D1).

In SDLC mode, the /RTS pins can be programmed to be deasserted when the closing flag of the message clears the TxD pin if WR7' D2 is set.

/SYNCA, /SYNCB Synchronization (inputs or outputs, active Low). These pins can act either as inputs, outputs, or part of the crystal oscillator circuit. In the Asynchronous Receive mode (crystal oscillator option not selected), these pins are inputs similar to CTS and DCD. In this mode, transitions on these lines affect the state of the Synchronous/ Hunt status bits in Read Register 0 but have no other function.

In External Synchronization mode with the crystal oscillator not selected, these lines also act as inputs. In this mode, /SYNC must be driven Low for two receive clock cycles after the last bit in the synchronous character is received. Character assembly begins on the rising edge of the receive clock immediately preceding the activation of /SYNC.

4-6

In the Internal Synchronization mode (Monosync and Bisync) with the crystal oscillator not selected, these pins act as outputs and are active only during the part of the receive clock cycle in which synchronous condition is latched. These outputs are active each time a synchronization pattern is recognized (regardless of character boundaries). In SDLC mode, the pins act as outputs and are valid on receipt of a flag. The /SYNC pins switch from input to output when monosync, bisync, or SDLC is programmed in WR4 and sync modes are enabled.

**/DTR//REQA, /DTR//REQB** Data Terminal Ready/Request (outputs, active Low). These pins are programmed (WR14, D2) to serve either as general purpose outputs or as DMA Request lines. When programmed for the DTR function (WR14, D2=0), these outputs follow the state programmed into the DTR bit of Write Register 5 (WR5, D7). When programmed for Request mode (WR14, D2=1), these pins serve as DMA Requests for the transmitter.

When used as DMA request lines, the timing for the deactivation Request can be programmed in the added register Write Register 7' (WR7') bit D4. If this bit is set, the /DTR//Request pin will be deactivated with the same timing as the /W//REQ pin. If WR7' D4 is reset, the deactivation timing of /DTR//Req pin will be the same as in the Z85C30.

W//REQA, /W//REQB/Wait/Request (outputs, open drain when programmed for Wait function, driven High or Low when programmed for Ready function). These dual-purpose outputs may be programmed as Request lines for a DMA controller or as Wait lines which synchronize the CPU to the ESCC data rate. The reset state is Wait.

**RxDA, RxDB** *Receive Data* (inputs, active High). These input signals receive serial data at standard TTL levels.

**/RTxCA, /RTxCB** *Receive/Transmit Clocks* (inputs, active Low). These pins can be programmed to several modes of operation. In each channel, RTxC may supply the receive clock, the transmit clock, the clock for the baud rate generator, or the clock for the digital phase-locked loop. These pins can also be programmed for use with the respective SYNC pins as a crystal oscillator. The receive clock may be 1, 16, 32, or 64 times the data rate in asynchronous modes.

## : 🏧 9984043 0032398 430 🖿



**TxDA, TxDB** *Transmit Data* (outputs, active High). These output signals transmit serial data at standard TTL levels.

/TRxCA, /TRxCB Transmit/Receive Clocks (inputs or outputs, active Low). These pins can be programmed in several different modes of operation. TRxC may supply the receive clock or the transmit clock in the input mode or supply the output of the digital phase-locked loop, the crystal oscillator, the baud rate generator, or the transmit clock in the output mode.

**PCLK** Clock (input). This is the master ESCC clock used to synchronize internal signals. PCLK is a TTL level signal. PCLK is not required to have any phase relationship with the master system clock.

**IEI** Interrupt Enable In (input, active High). IEI is used with IEO to form an interrupt daisy chain when there is more than one interrupt driven device. A High IEI indicates that no other higher priority device has an interrupt under service or is requesting an interrupt.

**IEO** Interrupt Enable Out (output, active High). IEO is High only if IEI is High and the CPU is not servicing the ESCC interrupt, or the ESCC is not requesting an interrupt (Interrupt Acknowledge cycle only). IEO is connected to the next lower priority device's IEI input and thus inhibits interrupts from lower priority devices.

**/INT** *Interrupt* (output, open drain, active Low). This signal is activated when the ESCC requests an interrupt. Note that /INT is an open drain output.

**/INTACK** Interrupt Acknowledge (input, active Low). This is a strobe which indicates that an interrupt acknowledge cycle is in progress. During this cycle, the ESCC interrupt

daisy chain is resolved. The device is capable of returning an interrupt vector that may be encoded with the type of interrupt pending. During the acknowledge cycle, if IEI is High the ESCC places the interrupt vector on the databus when /RD goes active. /INTACK is latched by the rising edge of PCLK.

**D7-D0** *Data bus* (bi-directional, tri-state). These lines carry data and commands to and from the ESCC.

**/CE** Chip Enable (input, active Low). This signal selects the ESCC for a read or write operation.

**/RD** *Read* (input, active Low). This signal indicates a read operation and when the ESCC is selected, enables the ESCC's bus drivers. During the Interrupt Acknowledge cycle, /RD gates the interrupt vector onto the bus if the ESCC is the highest priority device requesting an interrupt.

/WR Write (input, active Low). When the ESCC is selected, this signal indicates a write operation. This indicates that the CPU wants to write command bytes or data to the ESCC write registers. The coincidence of /RD and /WR is interpreted as a reset.

**A/B** Channel A/Channel B (input). This signal selects the channel in which the read or write operation occurs. A High selects channel A and Low selects channel B.

**D//C** Data/Control Select (input). This signal defines the type of information transferred to or from the ESCC. A High means data is being transferred and a Low indicates a command.



## FUNCTIONAL DESCRIPTION

**Architecture.** The architecture of the ESCC is described from two points of view: as a datacommunications device which transmits and receives data in a wide variety of protocols; and as a microprocessor peripheral in which the ESCC offers valuable features such as vectored interrupts and DMA support.

The ESCC's peripheral and datacommunication are described in the following sections. A block diagram is shown in Figure 1. The details of the communications between the receive and transmit logic to the system bus are shown in Figures 5 and 6. The features and data path for each of the ESCC's A and B channels is identical. See the ESCC Technical Manual for full details on using the ESCC.



From Receiver



# 4-8 : 📾 9984043 0032400 919 📾



Figure 6. ESCC Receive Data Path

## : 🛤 9984043 0032401 855 🛤

4-9

# I/O INTERFACE CAPABILITIES

System communication to and from the ESCC is done through the ESCC's register set. There are seventeen write registers and fifteen read registers. Many of the new features on the ESCC are enabled through a new register in the ESCC: Write Register 7 Prime (WR7'). This new register can be accessed if bit D0 of WR15 is set. Table 1 lists all of the ESCC's registers and a brief description of their functions. Throughout this document, the write and read registers are referenced with the following notation: "WR" for Write Register and "RR" for Read Register. For example:

WR4A Write Register 4 for channel A RR3 Read Register 3 for either/both channels

| Write Register | Functions                                                                             |
|----------------|---------------------------------------------------------------------------------------|
| WR0            | Command Register: Register Pointers, CRC initialization, and resets for various modes |
| WR1            | Interrupt conditions, Wait/DMA request control.                                       |
| WR2            | Interrupt Vector (accessed through either channel).                                   |
| WR3            | Receive and miscellaneous control parameters.                                         |
| WR4            | Transmit and Receive parameters and modes.                                            |
| WR5            | Transmit parameters and controls.                                                     |
| WR6            | Sync character or SDLC address field.                                                 |
| WR7            | Sync character or SDLC flag.                                                          |
| WR7'           | SDLC enhancements enable (accessed if WR15 D0 is 1).                                  |
| WR8            | Transmit FIFO (4 bytes deep).                                                         |
| WR9            | Reset commands and Master INT enable (accessed through either channel).               |
| WR10           | Miscellaneous transmit and receive controls.                                          |
| WR11           | Clock mode control.                                                                   |
| WR12           | Lower byte of BRG time constant.                                                      |
| WR13           | Upper byte of BRG time constant.                                                      |
| WR14           | Miscellaneous controls and DPLL commands.                                             |
| WR15           | External interrupt control.                                                           |
| Read Register  | Functions                                                                             |
| RR0            | Transmit, Receive and external status.                                                |
| RR1            | Special Receive Condition status bits.                                                |
| RR2A           | Unmodified interrupt vector.                                                          |
| RR2B           | Modified interrupt vector.                                                            |
| RR3A           | Interrupt Pending bits.                                                               |
| RR4            | WR4 status (if WR7' D6=1).                                                            |
| RR5            | WR5 status (if WR7' D6=1).                                                            |
| RR6            | SDLC Frame LSB Byte Count (if WR15 D2=1).                                             |
| RR7            | SDLC Frame 10x19 FIFO Status and MSB Byte Count (if WR15 D2=1).                       |
| RR8            | Receive Data FIFO (8 Deep).                                                           |
| RR9            | WR3 status (if WR7' D6=1).                                                            |
| RR10           | Miscellaneous status bits.                                                            |
| RR11           | WR10 status (if WR7' D6=1).                                                           |
| RR12           | Lower Byte of BRG time constant.                                                      |
|                | Upper byte of BRG time constant.                                                      |
| RR13<br>RR14   | WR7' status (if WR7' D6=1).                                                           |

#### Table 1. ESCC Write and Read Registers

#### 4-10

#### : 🔤 9984043 0032402 791 📟

# <sup>⊗</sup>ZiL05

There are three choices to move data into and out of the ESCC: Polling, Interrupt (vectored and non-vectored), and Block Transfer. The Block Transfer mode can be implemented under CPU or DMA control.

**Polling.** When polling, all interrupts are disabled. Three status registers in the ESCC are automatically updated whenever any function is performed. For example, end-of-frame in SDLC mode sets a bit in one of these status registers. The purpose of polling is for the CPU to periodically read a status register until the register contents indicate the need for data to be transferred. Only one register needs to be read; depending on its contents, the CPU either writes data, reads data, or continues. Two bits in the register indicate the need for data transfer. An alternative is a poll of the Interrupt Pending register to determine the source of an interrupt. The status for both channels resides in one register.

**Interrupts.** The ESCC's interrupt structure supports vectored and nested interrupts. The fill levels where the transmit and receive FIFOs interrupt the CPU are programmable. This allows the ESCC's requests for data transfers to be tuned to the system interrupt response time.

Nested interrupts are supported with the interrupt acknowledge feature (/INTACK pin) of the ESCC. This allows the CPU to recognize the occurrence of an interrupt, and re-enable higher priority interrupts. Because an INTACK cycle will release the /INT pin from the active state, a higher priority ESCC interrupt or another higher priority device can interrupt the CPU. When an ESCC responds to an Interrupt Acknowledge signal (INTACK) from the CPU, an interrupt vector may be placed on the data bus. This vector is written in WR2 and may be read in RR2. To speed interrupt response time, the ESCC can modify three bits in this vector to indicate status. If the vector is read in Channel B, status is always included.

Each of the six sources of interrupts in the ESCC (Transmit, Receive, and External/Status interrupts in both channels) has three bits associated with the interrupt source: Interrupt Pending (IP), Interrupt Under Service (IUS), and Interrupt Enable (IE). Operation of the IE bit is straightforward. If the IE bit is set for a given interrupt source, then that source can request interrupts. The exception is when the MIE (Master Interrupt Enable) bit in WR9 is reset and no interrupts can be requested. The IE bits are write only. The other two bits are related to the interrupt priority chain (Figure 7). As a microprocessor peripheral, the ESCC may request an interrupt only when no higher priority device is requesting one, e.g., when IEI is High. If the device in question requests an interrupt, it pulls down /INT. The CPU then responds with /INTACK, and the interrupting device places the vector on the data bus.



Figure 7. ESCC Interrupt Priority Schedule

# : 🏧 9984043 0032403 628 🛤

4-11

## I/O INTERFACE CAPABILITIES (Continued)

The ESCC can also execute an interrupt acknowledge cycle through software. In some CPU environments it is difficult to create the /INTACK signal with the necessary timing to acknowledge interrupts and allow the nesting of interrupts. In these cases, the /INTACK signal can be created with a software command to the ESCC. See the Z85230 Enhancements section for more details on this enhancement.

In the ESCC, the Interrupt Pending (IP) bit signals a need for interrupt servicing. When an IP bit is 1 and the IEI input is High, the /INT output is pulled Low, requesting an interrupt. In the ESCC, if the IE bit isn't set by enabling interrupts, then the IP for that source is never set. The IP bits are readable in RR3A.

The IUS bits signal that an interrupt request is being serviced. If an IUS is set, all interrupt sources of lower priority in the ESCC and external to the ESCC are prevented from requesting interrupts. The internal interrupt sources are inhibited by the state of the internal daisy chain, while lower priority devices are inhibited by the IEO output of the ESCC being pulled Low and propagated to subsequent peripherals. An IUS bit is set during an Interrupt Acknowledge cycle if there are no higher priority devices requesting interrupts.

There are three types of interrupts: Transmit, Receive, and External/Status. Each interrupt type is enabled under program control with Channel A having higher priority than Channel B, and with Receiver, Transmit, and External/ Status interrupts prioritized in that order within each channel. When the Transmit interrupt is enabled (WR1 D1=1), the occurrence of the interrupt depends on the state of WR7' D5. If this bit is reset, the CPU is interrupted when the top byte of the transmit FIFO becomes empty. If WR7' D5 is set, the CPU is interrupted when the transmit FIFO is completely empty. (This implies that the transmitter must have had a data character written into it so that it can become empty.)

When enabled, the receiver can interrupt the CPU in one of three ways:

- 1. Interrupt on First Receive Character or Special Receive Condition.
- 2. Interrupt on All Receive Characters or Special Receive Conditions.
- 3. Interrupt on Special Receive Conditions Only.

If WR7' bit D3 is set, the Receive character interrupt occurs when there are four bytes available in the receive FIFO. This is most useful in synchronous applications as the data is in consecutive bytes. Interrupt on First Character or Special Condition and Interrupt on Special Condition Only are typically used with the Block Transfer mode. A special Receive Condition is one of the following: receiver overrun, framing error in Asynchronous mode, end-of-frame in SDLC mode and, optionally, a parity error. The Special Receive Condition interrupt is different from an ordinary receive character available interrupt only by the status placed in the vector during the Interrupt Acknowledge cycle. In Interrupt on First Receive Conditions any time after the first receive character interrupt.

The main function of the External/Status interrupt is to monitor the signal transitions of the /CTS, /DCD, and /SYNC pins, however, an External/Status interrupt is also caused by a Transmit Underrun condition; a zero count in the baud rate generator; by the detection of a Break (Asynchronous mode), ABORT (SDLC mode) or EOP (SDLC Loop mode) sequence in the data stream. The interrupt caused by the ABORT or EOP has a special feature allowing the ESCC to interrupt when the ABORT or EOP sequence is detected or terminated. This feature facilitates the proper termination of the current message, correct initialization of the next message, and the accurate timing of the ABORT condition by external logic in SDLC mode. In SDLC Loop mode, this feature allows secondary stations to recognize the primary station wishes to regain control of the loop during a poll sequence.

**CPU/DMA Block Transfer.** The ESCC provides a Block Transfer mode to accommodate CPU block transfer functions and DMA controllers. The Block Transfer mode used the /WAIT//REQUEST output in conjunction with the Wait/Request bits in WR1. The /WAIT//REQUEST output can be defined under software control as a WAIT line in the CPU Block Transfer mode or as a REQUEST line in the DMA Block Transfer mode.

To a DMA controller, the ESCC REQUEST output indicates that the ESCC is ready to transfer data to or from memory. To the CPU, the WAIT line indicates that the ESCC is not ready to transfer data, thereby requesting that the CPU extend the I/O cycle. The /DTR//REQUEST line allows full-duplex operation under DMA control. The ESCC can be programmed to deassert the /DTR//REQUEST pin with the same timing as the /WAIT//REQUEST pin if WR7' D4 is set.

4-12

## M 9984043 0032404 564 M



## ESCC DATA COMMUNICATIONS CAPABILITIES

The ESCC provides two independent full-duplex programmable channels for use in any common asynchronous or synchronous data communication protocols (Figure 8). Each of the datacommunication channels has identical features and capabilities.

Z85230

**FSC** 



Figure 8. Some ESCC Protocols

The ESCC has significant improvements to its data communications capacity over that of the standard SCC. The addition of the deeper data FIFOs allows for data to be moved in strings instead of on a byte-by-byte basis. The ability to handle data in strings allows for significant improvements in data handling, and consequently, more efficient use of bus bandwidth. The programmability of the INT/DMA level of the FIFOs allows the system designer to determine fill levels as the FIFO's request the system to move data. The deeper data FIFOs are accessible regardless of the protocol used. They do not need to be enabled. For more details on these improvements, see the Z85230 Enhancements section of this specification.

Asynchronous Modes. Send and Receive is accomplished independently on each channel with five to eight bits per character, plus optional even or odd parity. The transmitters can supply one, one-and-a-half, or two stop bits per character and can provide a break output at any time. The receiver break-detection logic interrupts the CPU both at the start and at the end of a received break. Reception is protected from spikes by a transient spikerejection mechanism that checks the signal one-half a bit time after a Low level is detected on the receive data input (RxDA or RxDB pins). If the Low does not persist (e.g., a transient), the character assembly process does not start.

Framing errors and overrun errors are detected and buffered together with the partial character on which they occur. Vectored interrupts allow fast servicing or error conditions using dedicated routines. Furthermore, a built-in checking process avoids the interpretation of a framing error as a new start bit: a framing error results in the addition of one-half a bit time to the point at which the search for the next start bit begins.

#### : 🏧 9984043 0032405 4TO 🏧

## ESCC DATA COMMUNICATIONS CAPABILITIES (Continued)

The ESCC does not require symmetric transmit and receive clock signals - a feature allowing use of the wide variety of clock sources. The transmitter and receiver handle data at a rate supplied to the receive and transmit clock inputs. In Asynchronous modes, the SYNC pin may be programmed as an input used for functions such as monitoring a ring indicator.

Synchronous Modes. The ESCC supports both byteoriented and bit-oriented synchronous communication. Synchronous byte-oriented protocols are handled in several modes. They allow character synchronization with a 6-bit or 8-bit sync character (Monosync), and a 12-bit or 16-bit synchronization pattern (Bisync), or with an external sync signal. Leading sync characters are removed without interrupting the CPU.

Five or 7-bit synchronous characters are detected with 8or 16-bit patterns in the ESCC by overlapping the larger pattern across multiple incoming synchronous characters as shown in Figure 9.





CRC checking for Synchronous byte oriented modes is delayed by one character time so that the CPU may disable CRC checking on specific characters. This permits the implementation of protocols such as IBM Bisync.

Both CRC-16 (X16 + X15 + X2 +1) and CCITT (X16 + X12 + X5 +1) error checking polynomials are supported. Either polynomial may be selected in all Synchronous modes. Users may preset the CRC generator and checker to all 1's or all 0's. The ESCC also provides a feature that automatically transmits CRC data when no other data is available for transmission. This allows for high-speed transmissions under DMA control, with no need for CPU intervention at the end of a message. When there is no data or CRC to send in Synchronous modes, the transmitter inserts 6-,8-, or 16-bit sync characters, regardless of the programmed character length.

**SDLC Mode.** The ESCC supports Synchronous bit-oriented protocols, such as SDLC and HDLC, by performing automatic flag sending, zero insertion, and CRC generation. A special command is used to abort a frame in transmission. At the end of a message, the ESCC automatically transmits the CRC and trailing flag when the transmitter underruns. The transmitter may also be programmed to send an idle line consisting of continuous flag characters or a steady marking condition. If a transmit underrun occurs in the middle of a message, an external/status interrupt warns the CPU of this status change so that an abort can be issued. The ESCC may also be programmed to send an ABORT itself in case of an underrun, relieving the CPU of this task. One to eight bits per character can be sent, allowing reception of a message with no prior information about the character structure in the information field of a frame.

The receiver automatically acquires synchronization on the leading flag of a frame in SDLC or HDLC and provides a synchronization signal on the /SYNC pin (an interrupt can also be programmed). The receiver can be programmed to search for frames addressed by a single byte (or four bits within a byte) of a user-selected address or to a global broadcast address. In this mode, frames not matching either the user-selected or broadcast address are ignored.

The number of address bytes are extended under software control. For receiving data, an interrupt on the first received character, or an interrupt on every character, or on special condition only (end-of-frame) can be selected. The receiver automatically deletes all 0's inserted by the transmitter during character assembly. CRC is also calculated and is automatically checked to validate frame transmission. At the end of transmission, the status of a received frame is available in the status registers. In SDLC mode, the ESCC

4-14

## 9984043 0032406 337 📰

must be programmed to use the SDLC CRC polynomial, but the generator and checker may be preset to all 1's or all 0's. The CRC is inverted before transmission and the receiver checks against the bit pattern 0001110100001111.

NRZ, NRZI or FM coding may be used in any 1x mode. The parity options available in Asynchronous modes are available in Synchronous modes.

**SDLC Loop Mode.** The ESCC supports SDLC Loop mode in addition to normal SDLC. In an SDLC Loop, there is a primary controller station that manages the message traffic flow on the loop and any number of secondary stations. In SDLC Loop mode, the ESCC performs the functions of a secondary station while an ESCC operating in regular SDLC mode acts as a controller (Figure 10). SDLC loop mode can be selected by setting WR10 bit D1.



Figure 10. An SDLC Loop

A secondary station in an SDLC Loop is always listening to the messages being sent around the loop and, in fact, passes these messages to the rest of the loop by retransmitting them with a one-bit time delay. The secondary station places its own message on the loop only at specific times. The controller signals that secondary stations can transmit messages by sending a special character, called an EOP (End Of Poll), around the loop. The EOP character is the bit pattern 11111110. Because of zero insertion during messages, this bit pattern is unique and easily recognized.

When a secondary station has a message to transmit and recognizes an EOP on the line, it changes the last binary 1 of the EOP to a 0 before transmission. This has the effect of turning the EOP into a flag sequence. The secondary station now places its message on the loop and terminates the message with an EOP. Any secondary stations further down the loop with messages to transmit appends their messages to the message of the first secondary station by the same process. Any secondary stations without messages to send merely echo the incoming message and are prohibited from placing messages on the loop (except upon recognizing an EOP). In SDLC Loop mode, NRZ, NRZI, and FM coding may all be used.

**SDLC FIFO.** The ESCC's ability to receive high speed back-to-back SDLC frames is maximized by a 10-bit deep by 19-bit wide status FIFO. When enabled (through WR15, bit D2), it provides the DMA the ability to continue to transfer data into memory so that the CPU can examine the message later. For each SDLC frame, a 14-bit byte count and 5 status/error bits are stored. The byte count and status bits are accessed through Read Registers 6 and 7. Read Registers 6 and 7 are only accessible when the SDLC FIFO is enabled. The 10x19 status FIFO is separate from the 8-byte receive data FIFO.

**Baud Rate Generator.** Each channel in the ESCC contains a programmable baud rate generator. Each generator consists of two 8-bit time constant registers that form a 16-bit time constant, a 16-bit down counter, and a flip-flop on the output producing a square wave. On startup, the flip-flop on the output is set in a High state, the value in the time constant register is loaded into the counter, and the counter starts counting down. The output of the baud rate generator toggles upon reaching 0, the value in the time constant register is loaded into the counter, and the process is repeated. The time constant may be changed at any time, but the new value does not take effect until the next load of the counter.

The output of the baud rate generator may be used as either the transmit clock, the receive clock, or both. It can also drive the digital phase-locked loop (see next section).

If the receive clock or transmit clock is not programmed to come from the TRxC pin, the output of the baud rate generator may be echoed out via the TRxC pin.

The following formula relates the time constant to the baud rate where PCLK or RTxC is the baud rate generator input frequency in Hertz. The clock mode is 1, 16, 32, or 64, as selected in Write Register 4, bits D6 and D7. Synchronous operation modes should select 1 and Asynchronous should select 16, 32 or 64.

Time Constant =  $\frac{\text{PCLK or RTxC Frequency}}{2(\text{Baud Rate}) (\text{Clock Mode})} -2$ 

## 9984043 0032407 273 🛤

## ESCC DATA COMMUNICATIONS CAPABILITIES (Continued)

**Digital Phase-Locked Loop.** The ESCC contains a Digital Phase-Locked Loop (DPLL) to recover clock information from a data stream with NRZI or FM encoding. The DPLL is driven by a clock that is nominally 32 (NRZI) or 16 (FM) times the data rate. The DPLL uses this clock, along with the data stream, to construct a clock for the data. This clock is then used as the ESCC receive clock, the transmit clock, or both. When the DPLL is selected as the transmit clock source, it will provide a jitter free clock output that is the DPLL input frequency divided by the appropriate divisor for the selected encoding technique.

For NRZI encoding, the DPLL counts the 32x clock to create nominal bit times. As the 32x clock is counted, the DPLL is searching the incoming data stream for edges (either 1 to 0, or 0 to 1). Whenever an edge is detected, the DPLL makes a count adjustment (during the next counting cycle), producing a terminal count closer to the center of the bit cell.

For FM encoding, the DPLL still counts from 0 to 31, but with a cycle corresponding to two bit times. When the DPLL is locked, the clock edges in the data stream should occur between counts 15 and 16 and between counts 31 and 0. The DPLL looks for edges only during a time centered on the 15 to 16 counting transition.

The 32x clock for the DPLL can be programmed to come from either the RTxC input or the output of the baud rate generator. The DPLL output may be programmed to be echoed out of the ESCC via the TRxC pin (if this pin is not being used as an input).

**Data Encoding.** The ESCC may be programmed to encode and decode the serial data in four different ways (Figure 11). In NRZ encoding, a 1 is represented by a High level and a 0 is represented by no change in level. In NRZI encoding, a 1 is represented by no change in level and a 0 is represented by a change in level. In FM1 (more properly, bi-phase mark), a transition occurs at the beginning of every bit cell. A 1 is represented by an additional transition at the center of the bit cell and a 0 is represented by no additional transition occurs at the beginning of every bit cell. A 0 is represented by an additional transition at the center of the bit cell. In FM0 (bi-phase space), a transition occurs at the beginning of every bit cell. A 0 is represented by an additional transition at the center of the bit cell. In additional transition at the center of the bit cell. In additional transition at the center of the bit cell. In additional transition at the center of the bit cell. In additional transition at the center of the bit cell. In additional transition at the center of the bit cell.

decode Manchester (bi-phase level) data by using the DPLL in the FM mode and programming the receiver for NRZ data. Manchester encoding always produces a transition at the center of the bit cell. If the transition is 0 to 1, the bit is a 0. If the transition is 1 to 0, the bit is a 1.

Auto Echo and Local Loopback. The ESCC is capable of automatically echoing everything it receives. This feature is useful mainly in Asynchronous modes, but works in Synchronous and SDLC modes as well. Auto Echo mode (TxD is RxD) is used with NRZI or FM encoding with no additional delay because the data stream is not decoded before retransmission. In Auto Echo mode, the /CTS input is ignored as a transmitter enable (although transitions on this input can still cause interrupts if programmed to do so). In this mode, the transmitter is actually bypassed and the programmer is responsible for disabling transmitter interrupts and /WAIT//REQUEST on transmit.



Figure 11. Data Encoding Methods

The ESCC is also capable of Local Loopback. In this mode, TxD or RxD is just like Auto Echo mode. However, in Local Loopback mode the internal transmit data is tied to the internal receive data and RxD is ignored (except to be echoed out via TxD). The /CTS and /DCD inputs are also ignored as transmit and receive enables. However, transitions on these inputs can still cause interrupts. Local Loopback works in Asynchronous, Synchronous and SDLC modes with NRZ, NRZI or FM coding of the data stream.

#### 4-16

#### 🕿 9984043 0032408 lOT 🎟

## **Z85230 ENHANCEMENTS**

The following is a detailed description of the enhancements to the Z85230, ESCC from the standard SCC.

#### 4-Byte Deep Transmit FIFO

The ESCC has a 4-byte transmit buffer with programmable interrupt and DMA request levels. It is not necessary to enable the FIFO as it is always available. The user can choose to have the Transmit Buffer Empty (TBE) interrupt and DMA Request on Transmit be generated either when the top byte of transmit FIFO is empty or only when the FIFO is completely empty. A hardware or channel reset will reset the transmit shift register, flush the transmit FIFO, and set WR7' D5=1.

If the transmitter generates the Interrupt or DMA request for data when the top byte of the FIFO is empty (WR7' D5=0), the system can allow for a long response time to the data request without underflowing. The interrupt service routine can write one byte and then test RR0 D2 if more data may be written. The DMA Request in this mode will go inactive after each data write and then go active again until the FIFO is filled. The Transmit Buffer Empty status bit (TBE), RR0 bit D2, is set when the top byte of the FIFO is empty. Note that this IS NOT the reset state.

For applications where the frequency of interrupts is important, the transmit interrupt service routine can be optimized by programming the ESCC to generate the TBE interrupt only when the FIFO is completely empty (WR7' D5=1) and then writing four bytes to fill the FIFO. When WR7' D5=1, only one DMA request is generated (filling the bottom of the FIFO). However, this may be preferred for some applications where the possible reassertion of the DMA request is not desired. The Transmit Buffer Empty status bit (TBE), RR0 bit D2, is set when the top byte of the FIFO is empty. (Note that WR7' D5=1 after a hardware or channel reset).

#### 8-Byte Receive FIFO

The ESCC has an 8-byte receive FIFO with programmable interrupt levels. The receive character available interrupt is generated as selected by WR7' bit D3. The Receive Character Available bit, RR0 D0, is set when at least one byte is available in the top of the FIFO (independent of WR7' D3). It is not necessary to enable the 8-byte FIFO as it is always available. A hardware or channel reset resets the receive shift register and flushes the receive FIFO.

A DMA Request on Receive, if enabled, is generated whenever one byte is available in the receive FIFO independent of WR7' D3. If more than one byte is available in the FIFO, the /Wait//Request pin goes inactive and then goes active again until the FIFO is emptied. By resetting WR7' D3=0, applications which have a long latency to interrupts can generate the request to read data from the FIFO when one byte is available, and then test the Receive Character Available bit to determine if more data is available.

By setting WR7 D3=1, the ESCC can be programmed to interrupt when the receive FIFO is half full (4 bytes available) and, therefore, allowing the frequency of receive interrupt to be reduced. If WR7' D3 is set, the receive character available interrupt is generated when there are 4 bytes available. Therefore, if the interrupt service routine reads 4 bytes during each routine, the frequency of interrupts is reduced.

If WR7' D3=1 and "Receive Interrupt on All Characters and Special Conditions" is enabled, the receive character available interrupt is generated when four characters are available. However, when a character is detected to have a special condition, a special condition interrupt is generated when the character is loaded into the top four bytes of the FIFO. Therefore, the special condition interrupt service routine should read RR1 before reading the data to determine which byte has the special condition.

#### Write Register 7' (7 prime)

A new register, WR7', has been added to the ESCC to facilitate the programming of six new features. The format of this register is shown in Figure 12.



#### Figure 12. Write Register 7' (7 prime)

WR7' is written to by first setting bit D0 of Write Register 15 (WR15 D0) to one, and then addressing WR7 as normal. All writes to register 7 are to WR7' while WR15 D0 is set. WR15 bit D0 must be reset to 0 to address the sync character register WR7. If bit D6 of WR7' is set, then WR7' can be read by doing a read cycle to RR14. The WR7' features remain enabled until specifically disabled or by a hardware or software reset. Note that bit D5 is set after a reset. All other bits are reset to zero following reset.

## : 🔤 9984043 0032409 046 📟

## Z85230 ENHANCEMENTS (Continued)

For applications which may use either the Zilog Z85C30 or Z85230, these two device types can be identified in software with the following test. Write a 01 hex to Write Register 15. Then read Read Register 15 and if D0 is reset it is a Z85C30 and, if D0 is set it is a Z85C30. Note that if the device is Z85C30, a write to WR15 resetting D0 should be done before proceeding. Also, if the device is Z85230, the result in all writes to address seven will be to WR7' until WR15 D0 is reset.

Bit 7. Not used. This bit must always be written zero (0).

**Bit 6.** *Extended Read Enable.* Setting this bit enables the ability to read WR3, WR4, WR5, WR7' and WR10. These registers are read by reading RR9 (WR3), RR4, RR5, RR14 (WR7'), and RR11 (WR10), respectively.

Bit 5. Transmit FIFO Interrupt Level. If this bit is set, the transmit buffer empty interrupt is generated when the

transmit FIFO is completely empty. If this bit is reset, the transmit buffer empty interrupt is generated when the top byte of the transmit FIFO is empty. This bit is set following a hardware or channel reset.

In DMA Request on Transmit mode, when using either the /W//REQ or /DTR//REQ pins, the request is asserted when the Tx FIFO is completely empty if WR7' D5 is set. The request is asserted when the top byte of the FIFO is empty if D5 is reset.

**Bit 4.** */DTR//REQ timing.* If this bit is set and the /DTR//REQ pin is used for Request mode (WR14 D2=1), the deactivation of the /DTR//REQ pin will be identical to the /W//REQ pin as shown in Figure 13. If this bit is reset, the deactivation time is 4TcPc.



**Bit 3.** Receive FIFO Interrupt Level. This bit sets the interrupt level of the receive FIFO. If this bit is set, the receive data available bit is asserted when the receive FIFO is half full (4 bytes available). If the RFF bit is reset, the receive data available interrupt is generated when a byte reaches the top of the FIFO. See the description of the 8-byte receive FIFO for more details.

**Bit 2.** Automatic /RTS Pin Deassertion. This bit controls the timing of the deassertion of the /RTS pin in SDLC mode. If this bit is set and WR5 D1 is reset during the transmission of a SDLC frame, the deassertion of the /RTS pin is delayed until the last bit of the closing flag clears the TxD pin. The /RTS pin is pulled high after the rising edge of the transmit clock cycle from the last bit of the closing flag. This implies

that the ESCC should be programmed for "Flag on Underrun" (WR10 D2=0) for the /RTS pin to deassert at the end of the frame. This feature works independently of the programmed transmitter idle state. In synchronous modes other than SDLC, the /RTS pin will immediately follow the state programmed into WR5 D1. When WR7' D2 is reset, the /RTS follows the state of WR5 D1.

**Bit 1.** Automatic EOM Reset. If this bit is set, the ESCC automatically resets the Tx Underrun/EOM latch and presets the transmit CRC generator to its programmed preset state (per values set in WR5 D2 and WR10 D7). Therefore, it is not necessary to issue the Reset Tx Underrun/EOM latch command when this feature is enabled.

#### 4-18

SS 9984043 0032410 868 SS

# ⊗ Silæ

**Bit 0.** Automatic Tx SDLC Flag. If this bit is set, the ESCC will automatically transmit an SDLC flag before transmitting data. This removes the requirement to reset the mark idle bit (WR10 D3) before writing data to the transmitter.

#### **Modified Databus Timing**

The ESCC's latching of the databus has been modified to simplify the CPU interface. The Z85C30 AC Timing parameter #29, Write Data to /WR falling minimum, has been changed for the Z85230 to: /WR falling to Write Data Valid maximum. See the AC Timing Characteristic section for the specified time at each clock speed. The databus must be valid no later than 20 ns after the falling edge of /WR regardless of the system (PCLK) clock rate. The databus hold time, spec #30, remains at Ons.

Historically, the SCC has latched the databus on the falling edge of /WR. However, as many CPUs do not guarantee that the databus is valid when the /WR pin goes low, Zilog has modified the databus timing to allow a maximum delay from the /WR signal going active Low to the latching of the databus.

#### **Complete CRC Reception in SDLC Mode**

In SDLC mode, the entire CRC is clocked into the receive FIFO. The ESCC completes clocking in the CRC to allow it to be retransmitted, unaltered, or manipulated in software. In the SCC when the closing flag is recognized, the contents of the receive shift register are immediately transferred to the receive FIFO resulting in the last two bits of the CRC being lost. In the ESCC, it is not necessary to program this feature. When the closing flag is detected, the last two bits of the CRC are clocked into the receive FIFO. In all other synchronous modes, the ESCC does not clock in the last two CRC bits (same as SCC).

#### TxD Forced High in SDLC with NRZI Encoding When Marking Idle

When the ESCC is programmed for SDLC mode with NRZI data encoding and mark idle (WR10 D6=0, D5=1, D3=1),

the TxD pin is automatically forced high when the transmitter goes to the mark idle state. There are several different ways for the transmitter to go into the idle state. In each of the following cases the TxD pin is forced high when the mark idle condition is reached: data, CRC, flag and idle; data, flag and idle; data, abort (on underrun) and idle; data, abort (command) and idle; idle flag and command to idle mark. The force high feature is disabled when the mark idle bit is reset.

Z85230

ESCC

This feature is used in combination with the automatic SDLC opening flag transmission feature, WR7' D0=1, to assure that data packets are properly formatted. Therefore, when these features are used together, it is not necessary for the CPU to issue any commands when using the force idle mode in combination with NR2I data encoding. If WR7' D0 is reset, like in the SCC, it is necessary to reset the mark idle bit (WR10 D3) to enable flag transmission before an SDLC packet is transmitted.

#### Improved Transmit Interrupt Handling in Synchronous Modes

The ESCC latches the Transmit Buffer Empty (TBE) interrupt due to the CRC being loaded to the transmit shift register even if the TBE interrupt, due at the last data byte, has not yet been reset. Therefore, the end of a synchronous frame is guaranteed to generate two TBE interrupts even if a reset transmit buffer interrupt command for the data created interrupt is issued after (time "A" in Figure 14) the CRC interrupt had occurred. In this case, two reset TBE commands are required. The TxIP is latched if the EOM latch has been reset before the end of the frame.



# 9984043 0032411 ?T4 🛲

4-19

## **NEW FEATURE DESCRIPTION** (Continued)

#### **DPLL Counter Tx Clock Source**

When DPLL output is selected as the transmit clock source, the DPLL counter output is the DPLL source clock divided by the appropriate divisor for the programmed data encoding format. Therefore, in FM mode (FM0 or FM1), the DPLL counter output is the input frequency divided by 16. In NRZI mode, the DPLL counter frequency is the input divided by 32. This feature provides a jitter-free output and replaces the DPLL transmit clock output being available as the transmit clock source. This has no effect on the use of the DPLL as the receive clock source (Figure 15).



Figure 15. DPLL Outputs

#### **Read Register 0 Status Latched During Read Cycle**

The contents of Read Register 0, RR0, are latched during a read to this register. The ESCC prevents the contents of RR0 to change while the Read cycle is active. The SCC allows the status of RR0 to change while reading the register and, therefore, it is necessary to read RR0 twice to detect changes that otherwise may be missed. The contents of RR0 are updated after the rising edge of /RD.

#### Software Interrupt Acknowledge

The Z85230 interrupt acknowledge cycle can be initiated through software. If Write Register 9 (WR9) bit D5 is set, reading register 2 (RR2) results in an interrupt acknowledge cycle to be executed internally. Like a hardware INTACK cycle, a software acknowledge causes the INT pin to return high, the IEO pin to go Low and set the IUS latch for the highest priority interrupt pending.

Similar to when the hardware INTACK signal can be used, a software acknowledge cycle requires that a Reset Highest IUS command be issued in the interrupt service routine. Whenever an interrupt acknowledge cycle is used, hardware or software, a reset highest IUS command is required. If RR2 is read from channel A, the unmodified vector is returned. If RR2 is read from channel B, then the vector is modified to indicate the source of the interrupt. The Vector Includes Status (VIS) and No Vector (NV) bits in WR9 are ignored when bit D5 is set to 1.

When the INTACK and IEI pins are not being used, they should be pulled up to  $V_{cc}$  through a resistor (10k Ohm typical).

#### Fast SDLC Transmit Data Interrupt Response

To more easily facilitate the transmission of back-to-back SDLC frames with a single shared flag between frames, the ESCC allows data for a second frame to be written to the transmit FIFO after the Tx Underrun/EOM interrupt has occurred. This allows application software more time to write the data to the transmitter while allowing the current frame to be properly concluded with CRC and flag. The SCC historically has required that data not be written to the transmitter until a transmit buffer empty interrupt was generated after the CRC has completed transmission. If data is written to the transmit FIFO after the Transmit Underrun/EOM interrupt and before the transmit buffer empty interrupt, the Automatic EOM Reset feature should be enabled (WR7' D1=1). Consequently, the commands "Reset Tx/Underrun EOM" latch and "Reset Tx CRC Generator" should not be used.

#### SDLC FIFO Frame Status FIFO Enhancement

When used with a DMA controller, the Z85230 SDLC Frame Status FIFO enhancement maximizes the ESCC's ability to receive high speed, back-to-back SDLC messages. It minimizes frame overruns due to CPU latencies in responding to interrupts. Additional logic was added to the industry standard SCC consisting of a 10-bit deep by 19-bit wide status FIFO, 14-bit receive byte counter, and control logic as shown in Figure 16. The 10 x 19 bits status FIFO is separate from the 8-byte receive data FIFO.

When the enhancement is enabled, the status in Read Register 1 (RR1) and byte count for the SDLC frame are stored in the  $10 \times 19$ -bit status FIFO. This allows the DMA controller to transfer the next frame into memory while the CPU verifies that the message was properly received.

#### 4-20

#### 9984043 0032412 630 🛲

# ⊗ Silæ

Summarizing the operation; data is received, assembled, and loaded into the 8-byte FIFO before being transferred to memory by the DMA controller. When a flag is received at the end of an SDLC frame, the frame byte count from the 14-bit counter and five status bits are loaded into the status FIFO for verification by the CPU. The CRC checker is automatically reset in preparation for the next frame which can begin immediately. Since the byte count and status are saved for each frame, the message integrity is verified at a later time. Status information for up to 10 frames is stored before a status FIFO overrun can occur.

If a frame is terminated with an ABORT, the byte count and status will be loaded to the status FIFO and the counter reset for the next frame.

**FIFO Detail.** For a better understanding of details of the FIFO operation, refer to the block diagram in Figure 16.

Enable/Disable. This FIFO is implemented so that it is enabled when WR15, bit D2, is set and the ESCC is in the SDLC/HDLC mode. Otherwise, the status register contents bypass the FIFO and go directly to the bus interface (the FIFO pointer logic is reset either when disabled or via a channel or power-on reset). When the FIFO mode is disabled, the ESCC is completely downward compatible with the NMOS Z8530. The FIFO mode is disabled on power-up (WR15 D2 is set to 0 on reset). The effects of backward compatibility on the register set are that RR4 is an image of RR0, RR5 is an image of RR1, RR6 is an image of RR2 and RR7 is an image of RR3. For details on the added registers, refer to Figure 18. The status of the FIFO Enable signal is obtained by reading RR15, bit D2. If the FIFO is enabled, the bit will be set to 1; otherwise, it will be reset.

**Read Operation.** When WR15 bit D2 is set and the FIFO is not empty, the next read to status register RR1 or the additional registers RR7 and RR6, are from the FIFO. Reading status register RR1 causes one location of the FIFO to be emptied, so status is read after reading the byte count, otherwise the count is incorrect. Before the FIFO underflows, it is disabled. In this case, the multiplexer is switched to allow status to read directly from the status register. Reads from RR7 and RR6 contain bits that are undefined. Bit D6 of RR7 (FIFO Data Available) is used to determine if status data is coming from the FIFO or directly from the status register, since it is set to 1 whenever the FIFO is not empty.

Since not all status bits are stored in the FIFO, the All Sent, Parity, and EOF bits bypass the FIFO. The status bits sent through the FIFO are Residue Bits (3), Overrun, and CRC Error. The sequence for proper operation of the byte count and FIFO logic is to read the registers in the following order: RR7, RR6, and RR1 (reading RR6 is optional). Additional logic prevents the FIFO from being emptied by multiple reads from RR1. The read from RR7 latches the FIFO empty/full status bit (D6) and steers the status multiplexer to read from the ESCC megacell instead of the status FIFO (since the status FIFO is empty). The read from RR1 allows an entry to be read from the FIFO (if the FIFO was empty, logic was added to prevent a FIFO underflow condition).

Write Operation. When the end of an SDLC frame (EOF) has been received and the FIFO is enabled, the contents of the status and byte-count registers are loaded into the FIFO. The EOF signal is used to increment the FIFO. If the FIFO overflows, the RR7 bit D7 (FIFO Overflow) is set to indicate the overflow. This bit and the FIFO control logic is reset by disabling and re-enabling the FIFO control bit (WR15 bit D2). For details of FIFO control timing during an SDLC frame, refer to Figure 17.

SDLC Status FIFO Anti-Lock Feature. When the Frame Status FIFO is enabled and the ESCC is programmed for "Special Receive Condition Only" (WR1 D4=D3=1), the data FIFO is not locked when a character with End of Frame status is read (Figure 16). When a character with the EOF status is at the top of the FIFO, an interrupt with a vector for receive data is generated. The command "Reset Highest IUS" must be issued at the end of the interrupt service routine regardless if an interrupt acknowledge cycle had been executed (hardware or software). This allows a DMA to complete transfer of the received frame to memory and then interrupt the CPU that a frame has been completed without locking the FIFO. Since in the "Receive Interrupt on Special Condition Only" mode the interrupt vector for receive data is not used, it is used to indicate that the last byte of a frame has been read out the receive FIFO. Reading the frame status (CRC, byte count and other status stored in the status FIFO) to determine EOF is not required.

When a character with a special receive condition other than EOF is received (receiver overrun, or parity), a special receive condition interrupt is generated after the character is read from the FIFO and the receive FIFO is locked until the "Error Reset" command is issued.



## **NEW FEATURE DESCRIPTION** (Continued)



Frame Status FIFO Circuitry

#### 4-22

: 💶 9984043 0032414 403 📖



Figure 17. SDLC Byte Counting Detail

#### PROGRAMMING

The ESCC contains write registers in each channel that are programmed by the system separately to configure the functional uniqueness of the channels.

In the ESCC, the data registers are directly addressed by selecting a High on the D//C pin. With all other registers (with the exception of WR0 and RR0), programming the write registers requires two write operations and reading the read registers requires both a write and a read operation. The first write is to WR0 and contains three bits that point to the selected register. The second write is the actual control word for the selected register, and if the second operation is read, the selected register is accessed. All of the ESCC registers, including the data registers, may be accessed in this fashion. The point of bits are automatically cleared after the read or write operation so that WR0 (or RR0) is addressed again.

**Initialization.** The system program first issues a series of commands to initialize the basic mode of operation. This is followed by other commands to qualify conditions within the selected mode. For example, in the Asynchronous mode, character length, clock rate, number of stop bits, and even or odd parity should be set first. Then the interrupt mode is set, and finally, the receiver and transmitter are enabled.

Write Registers. The ESCC contains 16 write registers (17 counting the transmit buffer) in each channel. These write registers are programmed separately to configure the functional "personality" of the channels. There are two registers (WR2 and WR9) shared by the two channels that are accessed through either of them. WR2 contains the interrupt vector for both channels, while WR9 contains the interrupt control bits and reset commands. A new register, WR7, was added to the ESCC and may be written to if WR15 D0 is set. Figure 18 shows the format of each write register.

**Read Registers.** The ESCC contains ten read registers (eleven, counting the receive buffer (RR8) in each channel). Four of these may be read to obtain status information (RR0, RR1, RR10, and RR15). Two registers (RR12 and RR13) are read to learn the baud rate generator time constant. RR2 contains either the unmodified interrupt vector (Channel A) or the vector modified by status information (Channel B). RR3 contains the Interrupt Pending (IP) bits (Channel A only). RR6 and RR7 contain the information in the SDLC Frame Status FIFO, but is only read when WR15 D2 is set. If WR7' D6 is set, Write Registers WR3, WR4, WR5, WR7', and WR10 can be read as RR9, RR4, RR5, and RR14, respectively. Figure 19 shows the format of each Read register.

#### 📟 9984043 0032415 **34T**

## **CONTROL REGISTERS**



Figure 18. Write Register Bit Functions

#### 4-24

## M 9984043 0032416 286 M



Figure 18. Write Register Bit Functions (Continued)

## : 📾 9984043 0032417 112 🛤

4-25

# **CONTROL REGISTERS** (Continued)



Figure 18. Write Register Bit Functions (Continued)

4-26

## 9984043 0032418 059 🛤

# & Silæ



Figure 18. Write Register Bit Functions (Continued)

## : 📧 9984043 0032419 T95 🏧

# **CONTROL REGISTERS** (Continued)





Channel B Ext/Status IP Channel B Tx IP Channel B Rx IP Channel A Ext/Status IP Channel A Tx IP Channel A Rx IP 0

0

\* Always 0 In B Channel





\* Can only be accessed if the SDLC FIFO enhancement is enabled (WR15 bit D2 set to 1)

#### SDLC FIFO Status and Byte Count (LSB)



\* Can only be accessed if the SDLC FIFO enhancement is enabled (WR15 bit D2 set to 1)

SDLC FIFO Status and Byte Count (MSB)



4-28

#### M 9984043 0032420 707 M

# & Sirae



Figure 19. Read Register Bit Functions (Continued)

#### : 🗱 9984043 0032421 643 🎟

4

Z85230 ESCC™

## **Z85230 TIMING**

The ESCC generates internal control signals from the /WR and /RD that are related to PCLK. Since PCLK has no phase relationship with /WR and /RD, the circuitry generating the internal control signals provides time for metastable conditions to disappear. This gives rise to a recovery time related to PCLK. The recovery time applies only between bus transactions involving the ESCC. The recovery time required for proper operation is specified from the falling edge of /WR or /RD in the first transaction involving the ESCC to the falling edge of /WR or /RD in the second transaction involving the ESCC. This time must be at least 4 PCLKs regardless of which register or channel is being accessed.

**Read Cycle Timing.** Figure 20 illustrates Read cycle timing. Addresses on A//B and D//C and the status on /INTACK must remain stable throughout the cycle. If /CE falls after /RD falls, or if it rises before /RD rises, the effective /RD is shortened.





Write Cycle Timing. Figure 21 illustrates Write cycle timing. Addresses on A//B and D//C and the status on / INTACK must remain stable throughout the cycle. If /CE falls after /WR falls, or if it rises before /WR rises, the effective /WR is shortened. Because many popular CPUs

do not guarantee that the databus is valid when /WR is driven Low, the databus timing requirements of the ESCC have been modified so that the databus does not have to be valid when the /WR pin goes Low. See AC Characteristic #29 for details.



Interrupt Acknowledge Cycle Timing. Figure 22 illustrates Interrupt Acknowledge cycle timing. Between the time /INTACK goes Low and the falling edge of /RD, the internal and external IEI/IEO daisy chains settle. If there is an interrupt pending in the ESCC and IEI is High when /RD falls, the Acknowledge cycle is intended for the ESCC. In this case, the ESCC may be programmed to respond to /RD Low by placing its interrupt vector on D7-D0. It then

sets the appropriate Interrupt-Under-Service latch internally. If the external daisy chain is not used, then AC parameter #38 is required to settle the interrupt priority daisy chain internal to the ESCC. If the external daisy chain is used, the user should follow the equation in AC Characteristics Note 5 for calculating the required daisychain settle time.





## OTHER ZILOG DATA COMMUNICATIONS PRODUCTS

#### SIO Family

| Z84C40 SIO | Dual channel multiprotocol USART.              |
|------------|------------------------------------------------|
| Z84C13 IPC | Z80 CPU with integrated SIO, CTC and WDT.      |
| Z84C15 IPC | Z80 CPU with integrated SIO, CTC, WDT and PIO. |

# SCC Family Z08530 SCC NMOS SCC low cost with speeds up to 8 MHz. Z08030 SCC NMOS SCC for multiplexed buses. Z85C30 SCC CMOS SCC at speeds up to 16 MHz. NMOS compatible. Z80C30 SCC CMOS SCC for multiplexed buses. Z16C35 ISCC SCC with 4 channel DMA and advanced CPU interface. Z80181 SAC Z180 CPU with integrated single channel SCC.

| USC Family   |                                                                                           |
|--------------|-------------------------------------------------------------------------------------------|
| Z16C30 USC   | Dual channel high performance multi-protocol data communications up to 10 Megabits/second |
| Z16C33 MUSC  | Single channel USC w/ ISDN Time Slot Assigner.                                            |
| Z16C31 IUSC  | MUSC with high performance dual channel DMA.                                              |
| Z16C50 DDPLL | Dual channel DPLL cell from the USC.                                                      |





## **ABSOLUTE MAXIMUM RATINGS**

| V <sub>cc</sub> Supply Voltage range | 0.3V to +7.0V                 |
|--------------------------------------|-------------------------------|
| Voltages on all pins                 |                               |
| with respect to GND                  | 0.3V to V <sub>cc</sub> +0.3V |
| Operating Ambient                    |                               |
| Temperature                          |                               |
| Storage Temperature                  | 65°C to +150°C                |

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### STANDARD TEST CONDITIONS

The DC Characteristics and capacitance sections below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND. Positive current flows into the referenced pin.



- +4.50 V ≤  $V_{cc}$  ≤ + 5.50 V
- GND = 0 V
- T<sub>A</sub> as specified in Ordering Information



Figure 23. Standard Test Load



Figure 24. Open-Drain Test Load

#### CAPACITANCE

| Symbol          | Parameter                 | Min | Max | Unit | Test Condition      |
|-----------------|---------------------------|-----|-----|------|---------------------|
| C               | Input Capacitance         |     | 10  | pF   | Unmeasured pins     |
|                 | Output Capacitance        |     | 15  | рF   | returned to Ground. |
| C <sub>vo</sub> | Bidirectional Capacitance |     | 20  | pF   |                     |

Note:

F = 1 MHz, over specified temperature range.

#### MISCELLANEOUS

Gate Count - 11,000

4-32

#### 9984043 0032424 352 🎟

# <sup>⊗</sup>ZiL05

#### **DC CHARACTERISTICS** Z85230

| Symbol                                                                     | Parameter                      | Min                  | Тур | Max                  | Unit | Condition                                                |
|----------------------------------------------------------------------------|--------------------------------|----------------------|-----|----------------------|------|----------------------------------------------------------|
| V <sub>IH</sub>                                                            | Input High Voltage             | 2.2                  |     | V <sub>cc</sub> +0.3 | v –  |                                                          |
| V <sub>II</sub>                                                            | Input Low Voltage              | 0.3                  |     | ŏ.8                  | V    |                                                          |
| V_0H1                                                                      | Output High Voltage            | 2.4                  |     |                      | V    | I <sub>он</sub> = -1.6mA                                 |
| V <sub>OH2</sub>                                                           | Output High Voltage            | V <sub>cc</sub> -0.8 |     |                      | V    | I <sub>он</sub> = -250µА                                 |
| V <sub>IL</sub><br>V <sub>OH1</sub><br>V <sub>OH2</sub><br>V <sub>OL</sub> | Output Low Voltage             | 00                   |     | 0.4                  | V    | $I_{OL} = 2.0 \text{mA}$                                 |
| l <sub>it</sub>                                                            | Input Leakage                  |                      |     | ±10.0                | μA   | 0.4 <v<sub>IN&lt;+2.4V</v<sub>                           |
| I <sub>OL</sub>                                                            | Output Leakage                 |                      |     | ±10.0                | μA   | 0.4 <v_ord <+2.4v<="" td=""></v_ord>                     |
| I <sub>CC1</sub>                                                           | V <sub>cc</sub> Supply Current |                      | 4   | 10 (8.5 MHz)         | mΑ   | 001                                                      |
|                                                                            |                                |                      | 5   | 12 (10 MHz)          | mA   | $V_{cc} = 5V V_{H} = 4.8 V_{H} = 0.2V$                   |
|                                                                            |                                |                      | 7   | 15 (16 MHz)          | mA   | Crystal Oscillators off                                  |
|                                                                            |                                |                      | 9   | 20 (20 MHz)          | mA   | -                                                        |
| I <sub>CC(OSC)</sub>                                                       | Crystal OSC Current            |                      | 6   | . ,                  | mA   | Current for each osc.<br>in addition to I <sub>cc1</sub> |

#### Notes:

 $\begin{array}{l} [1] \ V_{cc} = 5V \pm 10\% \ \text{unless otherwise specified, over specified temperature range.} \\ [2] \ Typical \ I_{cc} \ \text{was measured with oscillator off.} \\ [3] \ No \ I_{cc(osc)} \ \text{max is specified due to dependency on the external circuit.} \end{array}$ 

## 9984043 0032425 299 📟





Z85230 ESCC<sup>™</sup>







Figure 27. Interrupt Acknowledge Timing Diagram



Figure 28. Cycle Timing Diagram

## AC CHARACTERISTICS

Z85230 Read and Write Timing Table

|    |          |                                 | 8.5 MHz |      | 10 MHz |      | 16 MHz |      | 20 MHz |      |       |  |
|----|----------|---------------------------------|---------|------|--------|------|--------|------|--------|------|-------|--|
| No | Symbol   | Parameter                       | Min     | Max  | Min    | Max  | Min    | Max  | Min    | Max  | Notes |  |
| 1  | TwPCI    | PCLK Low Width                  | 45      | 1000 | 40     | 1000 | 26     | 1000 | 22     | 1000 |       |  |
| 2  | TwPCh    | PCLK High Width                 | 45      | 1000 | 40     | 1000 | 26     | 1000 | 22     | 1000 |       |  |
| 3  | TfPC     | PCLK Fall Time                  |         | 10   |        | 10   |        | 5    |        | 5    |       |  |
| 4  | TrPC     | PCLK Rise Time                  |         | 10   |        | 10   |        | 5    |        | 5    |       |  |
| 5  | TcPC     | PCLK Cycle Time                 | 118     | 2000 | 100    | 2000 | 61     | 2000 | 50     | 2000 |       |  |
| 6  | TsA(WR)  | Address to /WR Fall Setup Time  | 66      |      | 50     |      | 35     |      | 30     |      |       |  |
| 7  | ThA(WR)  | Address to /WR Rise Hold Time   | 0       |      | 0      |      | 0      |      | 0      |      |       |  |
| 8  | TsA(RD)  | Address to /RD Fall Setup Time  | 66      |      | 50     |      | 35     |      | 30     |      |       |  |
| 9  | ThA(RD)  | Address to /RD Rise Hold Time   | 0       |      | 0      |      | 0      |      | 0      |      |       |  |
| 10 | TsIA(PC) | /INTACK to PCLK Rise Setup Time | 20      |      | 20     |      | 15     |      | 15     |      |       |  |

## 🖼 9984043 0032427 061 🗰

#### AC CHARACTERISTICS Z85230 Read and Write Timing Table

|     |            |                                         |       | Hz    | 10 M  | Hz    | 16 MHz |       | 20 MHz |       |       |
|-----|------------|-----------------------------------------|-------|-------|-------|-------|--------|-------|--------|-------|-------|
| No  | Symbol     | Parameter                               | Min   | Max   | Min   | Max   | Min    | Max   | Min    | Max   | Notes |
| 11  | TslAi(WR)  | /INTACK To /WR Fall Setup Time          | 140   |       | 130   |       | 70     |       | 65     |       | [1]   |
| 12  | ThIA(WR)   | /INTACK To /WR Rise Hold Time           | 0     |       | 0     |       | 0      |       | 0      |       |       |
| 13  | TslAi(RD)  | /INTACK To /RD Fall Setup Time          | 140   |       | 130   |       | 70     |       | 65     |       | [1]   |
| 14  | Thia(RD)   | /INTACK To /RD Rise Hold Time           | 0     |       | 0     |       | 0      |       | 0      |       |       |
| 15  | ThIA(PC)   | /INTACK To PCLK Rise Hold Time          | 38    |       | 30    |       | 15     |       | 15     |       |       |
| 16  | TsCEI(WR)  | /CE Low To /WR Fall Setup Time          | 0     |       | 0     |       | 0      |       | 0      |       |       |
| 17  | ThCE(WR)   | /CE To /WR Rise Hold Time               | 0     |       | 0     |       | 0      |       | 0      |       |       |
| 18  | TsCEh(WR)  | /CE High To /WR Fall Setup Time         | 58    |       | 50    |       | 30     |       | 25     |       |       |
| 19  | TsCEI(RD)  | /CE Low To /RD Fall Setup Time          | 0     |       | 0     |       | 0      |       | 0      |       | [1]   |
| 20  | ThCE(RD)   | /CE To /RD Rise Hold Time               | 0     |       | 0     |       | 0      |       | 0      |       | [1]   |
| 21  | TsCEh(RD)  | /CE High To /RD Fall Setup Time         | 58    |       | 50    |       | 30     |       | 25     |       | [1]   |
| 22  | TwRDI      | /RD Low Width                           | 145   |       | 125   |       | 70     |       | 65     |       | [1]   |
| 23  | TdRD(DRA)  | /RD Fall To Read Data Active Delay      | 0     |       | 0     |       | 0      |       | 0      | -     |       |
| 24  | TdRDr(DR)  | /RD Rise To Data Not Valid Delay        | 0     |       | 0     |       | 0      |       | 0      |       |       |
| 25  | TdRDI(DR)  | /RD Fall To Read Data Valid Delay       |       | 135   |       | 120   |        | 70    |        | 65    |       |
| 26  | TdRD(DRz)  | /RD Rise To Read Data Float Delay       |       | 38    |       | 35    |        | 30    |        | 30    |       |
| 27  | TdA(DR)    | Addr To Read Data Valid Delay           |       | 210   |       | 180   |        | 100   |        | 90    |       |
| 28  | TwWRI      | /WR Low Width                           | 145   |       | 125   |       | 75     |       | 65     |       |       |
| 29  | TdWR(DW)   | /WR Fall To Write Data Valid Delay      |       | 20    |       | 20    |        | 20    |        | 20    |       |
| 30  | ThDW(WR)   | Write Data To /WR Rise Hold Time        | 0     |       | 0     |       | 0      |       | 0      |       |       |
| 31  | TdWR(W)    | /WR Fall To Wait Valid Delay            |       | 168   |       | 100   |        | 50    |        | 50    | [4]   |
| 32  | TdRD(W)    | /RD Fall To Wait Valid Delay            |       | 168   |       | 100   |        | 50    |        | 50    | [4]   |
| 33  | TdWRf(REQ) | /WR Fall To /W//REQ Not Valid Delay     |       | 168   |       | 120   |        | 70    |        | 65    |       |
| 34  | TdRDf(REQ) | /RD Fall To /W//REQ Not Valid Delay     |       | 168   |       | 120   |        | 70    |        | 65    | [6]   |
| 35a | TdWRr(REQ) | /WR Fall To /DTR//REQ Not Valid         |       | 4TcPc |       | 4TcPc |        | 4TcPc |        | 4TcPc |       |
| 35b | TdWRr(REQ) | /WR Fall To /DTR//REQ Not Valid         |       | 168   |       | 100   |        | 70    |        | 65    | [6]   |
| 36  | TdRDr(REQ) | /RD Rise To /DTR//REQ Not Valid Delay   |       | NA    |       | NA    |        | NA    |        | NA    |       |
| 37  | TdPC(INT)  | PCLK Fall To /INT Valid Delay           |       | 500   |       | 320   |        | 175   |        | 160   |       |
| 38  | TdIAi(RD)  | /INTACK To /RD Fall (Ack) Delay         | 145   |       | 90    |       | 50     |       | 45     |       | [5]   |
| 39  | TwRDA      | /RD (Acknowledge) Width                 | 145   |       | 125   |       | 75     |       | 65     |       |       |
| 40  | TdRDA(DR)  | /RD Fall(Ack) To Read Data Valid Delay  |       | 135   |       | 120   |        | 70    |        | 60    |       |
| 41  | TsIEI(RDA) | IEI To /RD Fall (Ack) Setup Time        | 95    |       | 95    |       | 50     |       | 45     |       |       |
| 42  | Thiei(RDA) | IEI To /RD Rise (Ack) Hold Time         | 0     |       | 0     |       | 0      |       | 0      |       |       |
| 43  | TdIEI(IEO) | IEI To IEO Delay Time                   |       | 95    |       | 90    |        | 45    |        | 40    |       |
| 44  | TdPC(IEO)  | PCLK Rise To IEO Delay                  |       | 195   |       | 175   |        | 80    |        | 80    |       |
| 45  | TdRDA(INT) | /RD Fall To /INT Inactive Delay         |       | 480   |       | 320   |        | 200   |        | 180   | [4]   |
| 46  | TdRD(WRQ)  | /RD Rise To /WR Fall Delay For No Reset | 15    |       | 15    |       | 10     |       | 10     |       |       |
| 47  | TdWRQ(RD)  | /WR Rise To /RD Fall Delay For No Reset | 15    |       | 15    |       | 10     |       | 10     |       |       |
| 48  | TwRES      | /WR And /RD Low For Reset               | 145   |       | 100   |       | 75     |       | 65     |       |       |
| 49  | Trc        | Valid Access Recovery Time              | 4TcPc |       | 4TcPc |       | 4TcPc  |       | 4TcPc  |       | [3]   |

#### Notes:

[1] Parameter does not apply to Interrupt Acknowledge transactions.

[3] Parameter applies only between transactions involving the ESCC.

[4] Open-drain output, measured with open-drain test load.

[5] Parameter is system dependent. For any ESCC in the daisy chain, TdIAi(RD) must be greater than the sum of TdPC(IEO) for the highest priority device in the daisy chain. TsIEI(RDA) for the ESCC and TdIEI(IEO) for each device separating them in the daisy chain.

[6] Parameter applies to enhanced Request mode only (WR7' D4=1).

4-36

#### 🖬 9984043 0032428 TT8 🖿

Printed from www.freetradezone.com, a service of Partminer, Inc. This Material Copyrighted By Its Respective Manufacturer Z85230 ESCC<sup>™</sup>

# SICE

## AC CHARACTERISTICS

Z85230 General Timing Diagram





## **9984043** 0032429 934 **66**

# 211 (75

# AC CHARACTERISTICS

Z85230 General Timing Table

|     |             |                          | 8.5  | MHz  | 10 M  | Hz   | 16 N  | Hz   | 20 N | AHz  |       |
|-----|-------------|--------------------------|------|------|-------|------|-------|------|------|------|-------|
| No  | Symbol      | Parameter                | Min  | Max  | Min   | Max  | Min   | Max  | Min  | Max  | Notes |
| 1   | TdPC(REQ)   | /PCLK to W/REQ Valid     |      | 250  |       | 200  |       | 80   |      | 70   |       |
| 2   | TdPC(W)     | /PCLK to Wait Inactive   |      | 350  |       | 300  |       | 180  |      | 170  |       |
| 3   | TsRXČ(PC)   | /RxC to /PCLK Setup Time | N/A  |      | N/A   |      | N/A   |      | N/A  |      | [1,4] |
| 4   | TsRXD(RXCr) | RxD to /RxC Setup Time   |      | 0    |       | 0    |       | 0    |      | 0    | [1]   |
| 5   | ThRXD(RxCr) | RxD to /RXC Hold Time    | 150  |      | 125   |      | 50    |      | 45   |      | [1]   |
| 6   | TsRXD(RXCf) | RxD to /RXC Setup Time   | 0    |      | 0     |      | 0     |      | 0    |      | [1,5] |
| 7   | ThRXD(RXCf) | RXD to /RXC Hold Time    | 150  |      | 125   |      | 50    |      | 45   |      | [1,5] |
| 8   | TsSY(RXC)   | /SYNC to /RxC Setup Time | -200 |      | -150  |      | -100  |      | -90  |      | [1]   |
| 9   | ThSY(RXC)   | /SYNC to/RXC Hold Time   | 5TcP | 0    | 5TcPc | ;    | 5TcPc | ;    | 5TcP | C    | [1]   |
| 10  | TsTXC(PC)   | /TxC to /PCLK Setup Time | N/A  |      | N/A   |      | N/A   |      | N/A  |      | [2,4] |
| 11  | TdTXCf(TXD) | /TxC to TxD Delay        |      | 190  |       | 150  |       | 80   |      | 70   | [2]   |
| 12  | TdTxCr(TXD) | /TxC to TxD Delay        |      | 190  |       | 150  |       | 80   |      | 70   | [2,5] |
| 13  | TdTXD(TRX)  | TxD to TRxC Delay        |      | 200  |       | 140  |       | 80   |      | 70   |       |
| 14  | TwRTXh      | RTxC High Width          | 130  |      | 120   |      | 80    |      | 70   |      | [6]   |
| 15  | TwRTXI      | TRxC Low Width           | 130  |      | 120   |      | 80    |      | 70   |      | [6]   |
| 16a | TcRTX       | RTxC Cycle Time          | 472  |      | 400   |      | 244   |      | 200  |      | [6,7] |
| 16b | TxRX(DPLL)  | DPLL Cycle Time Min      | 50   |      | 50    |      | 31    |      | 31   |      | [7,8] |
| 17  | TcRTXX      | Crystal Osc. Period      | 125  | 1000 | 100   | 1000 | 61    | 1000 | 61   | 1000 | [3]   |
| 18  | TwTRXh      | TRxC High Width          | 130  |      | 120   |      | 80    |      | 70   |      | [6]   |
| 19  | TwTRXI      | TRxC Low Width           | 130  |      | 120   |      | 80    |      | 70   |      | [6]   |
| 20  | TcTRX       | TRxC Cycle Time          | 472  |      | 400   |      | 244   |      | 200  |      | [6,7] |
| 21  | TwEXT       | DCD or CTS Pulse Width   | 200  |      | 120   |      | 70    |      | 60   |      |       |
| 22  | TwSY        | SYNC Pulse Width         | 200  |      | 120   |      | 70    |      | 60   |      |       |

#### Notes:

[1] RxC is /RTxC or /TRxC, whichever is supplying the receive clock.

[2] TxC is /TRxC or /RTxC, whichever is supplying the transmit clock.

Both /RTxC and /SYNC have 30 pF capacitors to ground connected to them.
 Synchronization of RxC to PCLK is eliminated in divide by four operation.

[5] Parameter applies only to FM encoding/decoding.

[6] Parameter applies only for transmitter and receiver; DPLL and baud rate generator timing requirements are identical to case PCLK requirements.

[7] The maximum receive or transmit data rate is 1/4 PCLK.

[8] Applies to DPLL clock source only. Maximum data rate of 1/4 PCLK still applies. DPLL clock should have a 50% duty cycle.

## 56 56 56 56 56



# AC CHARACTERISTICS

Z85230 System Timing Diagram



## Ma 9984043 0032431 592 🛤

Printed from www.freetradezone.com, a service of Partminer, Inc. This Material Copyrighted By Its Respective Manufacturer 4-39

# AC CHARACTERISTICS

Z85230 System Timing Table

|    |            |                            | 8.5 MHz |     | 10 MHz |     | 16 MHz |     | 20 MHz |     |           |  |
|----|------------|----------------------------|---------|-----|--------|-----|--------|-----|--------|-----|-----------|--|
| No | Symbol     | Parameter                  | Min     | Max | Min    | Max | Min    | Max | Min    | Max | Notes [4] |  |
| 1  | TdRXC(REQ) | /RXC to /W//REQ Valid      | 13      | 17  | 13     | 17  | 13     | 17  | 13     | 18  | [2]       |  |
| 2  | TdRXC(W)   | /RxC to /Wait Inactive     | 13      | 17  | 13     | 17  | 13     | 17  | 13     | 18  | [1,2]     |  |
| 3  | TdRXC(SÝ)  | /RxC to /SYNC Valid        | 4       | 7   | 4      | 7   | 4      | 7   | 4      | 8   | [2]       |  |
| 4  | TdRXC(INŤ) | /RxC to /INT Valid         | 15      | 21  | 15     | 21  | 15     | 21  | 15     | 22  | [1,2]     |  |
| 5  | TdTXC(REQ) | /TxC to /W//REQ Valid      | 8       | 11  | 8      | 11  | 8      | 11  | 8      | 12  | [3]       |  |
| 6  | TdTXC(W)   | /TxC to /Wait Inactive     | 8       | 14  | 8      | 14  | 8      | 14  | 8      | 15  | [1,3]     |  |
| 7  | TdTXC(DŔQ) | /TxC to /DTR//REQ Valid    | 7       | 10  | 7      | 10  | 7      | 10  | 7      | 11  | [3]       |  |
| 8  | TdTXC(INT) | /TxC to /INT Valid         | 9       | 13  | 9      | 13  | 9      | 13  | 9      | 14  | [1,3]     |  |
| 9  | TdSY(INT)  | /SYNC to /INT Valid        | 2       | 6   | 2      | 6   | 2      | 6   | 2      | 7   | [1]       |  |
| 10 | TdEXŤ(INŤ) | /DCD or /CTS to /INT Valid | 3       | 8   | 3      | 8   | 3      | 8   | 3      | 9   | [1]       |  |

Notes:

[1] Open-drain output, measured with open-drain test load.

[2] /RxC is /RTxC or /TRxC, whichever is supplying the receive clock.

[3] /TxC is /TRxC or /RTxC, whichever is supplying the transmit clock.

[4] Units equal to TcPc.

#### M 9984043 0032432 429 M

# PACKAGE INFORMATION



Z85230 ESCC<sup>P</sup>

| SYMBOL | MILLI | METER | IN    | СН    |
|--------|-------|-------|-------|-------|
|        | MIN   | MAX   | MIN   | MAX   |
| AI     | 0.51  | 0.81  | .020  | .032  |
| A2     | 3.25  | 3.43  | .128  | .135  |
| B      | 0.38  | 0.53  | .015  | .021  |
| B1     | 1.02  | 1.52  | .040  | .060  |
| C      | 0:63  | 0.38  | .009  | .015  |
| D      | 52.07 | 52.58 | 2.050 | 2.070 |
| E      | 15.24 | 15.75 | .600  | .620  |
| El     | 13.59 | 14.22 | .535  | .560  |
|        | 2.54  | TYP   | .100  | TYP   |
| еA     | 15.49 | 16.51 | .610  | .650  |
| L      | 3.18  | 3.B1  | .125  | .150  |
| . 01   | 1.52  | 1.91  | .060  | .075  |
| S      | 1.52  | 2.29  | .060  | .090  |

CONTROLLING DIMENSIONS + INCH





NDTES: 1. CONTROLLING DIMENSIONS : INCH 2. LEADS ARE COPLANAR WITHIN .004 IN. 3. DIMENSION : <u>MM.</u> INCH

| SYMBOL.    | MILLINETER |       | INCH     |      |
|------------|------------|-------|----------|------|
|            | MIN        | MAX   | MIN      | MAX  |
| A          | 4.27       | 4.57  | .168     | .190 |
| <b>A</b> 1 | 2.67       | 2.92  | .105     | .115 |
| D/E        | 17.40      | 17.65 | .685     | .695 |
| D1/E1      | 16.51      | 16.66 | .650     | .656 |
| DS         | 15.24      | 16.00 | .600     | .630 |
|            | 1.27 TYP   |       | .050 TYP |      |

#### 44-Pin PLCC Package Diagram

## Ma 9984043 0032433 365 Ma

## **ORDERING INFORMATION**

#### Z85230

| 8 MHz                              | 10 MHz                     | 16 MHz<br>Z8523016PSC      | 20 MHz<br>Z8523020PSC      |
|------------------------------------|----------------------------|----------------------------|----------------------------|
| Z8523008PSC/PEC<br>Z8523008VSC/VEC | Z8523010PSC<br>Z8523010VSC | Z8523016VSC                | Z8523020F3C<br>Z8523020VSC |
|                                    | Z8523010PEC<br>Z8523010VEC | Z8523016PEC<br>Z8523016VEC |                            |

#### Package

P = Plastic DIP V = Plastic LCC

#### Temperature

 $E = -40^{\circ}C \text{ to } +100^{\circ}C$  $S = 0^{\circ}C \text{ to } +70^{\circ}C$ 

#### Speeds

10 = 10.0 MHz 16 = 16.384 MHz 20 = 20.0 MHz

#### Environmental

C = Plastic Standard

#### Example:



4-42

#### 🔤 9984043 0032434 2TL 🔜