FEATURES

## High Speed

AD8130: $270 \mathrm{MHz}, 1090 \mathrm{~V} / \mu \mathrm{s}$ @ $\mathrm{G}=1$
AD8129: $200 \mathrm{MHz}, 1060 \mathrm{~V} / \mu \mathrm{s}$ @ $\mathrm{G}=10$
High CMRR
94 dB Min, DC to 100 kHz
80 dB Min @ 2 MHz
70 dB @ 10 MHz
High Input Impedance: $1 \mathrm{M} \Omega$ Differential
Input Common-Mode Range $\pm 10.5 \mathrm{~V}$
Low Noise
AD8130: $12.5 \mathrm{nV} / \sqrt{\mathrm{Hz}}$
AD8129: $4.5 \mathrm{nV} / \sqrt{\mathrm{Hz}}$
Low Distortion, 1 V p-p @ 5 MHz :
AD8130, -79 dBc Worst Harmonic @ 5 MHz
AD8129, $\mathbf{- 7 4}$ dBc Worst Harmonic @ 5 MHz
User-Adjustable Gain
No External Components for G = 1
Power Supply Range +4.5 V to $\pm 12.6 \mathrm{~V}$
Power-Down

## APPLICATIONS

High Speed Differential Line Receiver
Differential-to-Single-Ended Converter
High Speed Instrumentation Amp
Level-Shifting

## GENERAL DESCRIPTION

The AD8129 and AD8130 are designed as receivers for the transmission of high-speed signals over twisted-pair cables to work with the AD8131 or AD8132 drivers. Either can be used for analog or digital video signals and for high-speed


Figure 1. AD8129 CMRR vs. Frequency

REV. A

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## CONNECTION DIAGRAM

(Top View)
SO-8 (R) and Micro_SO-8 (RM)

data transmission. The AD8129 and AD8130 are differential-to-single-ended amplifiers with extremely high CMRR at high frequency. Therefore, they can also be effectively used as high-speed instrumentation amps or for converting differential signals to single-ended signals.

The AD8129 is a low noise, high gain (10 or greater) version intended for applications over very long cables where signal attenuation is significant. The AD8130 is stable at a gain of one and can be used for those applications where lower gains are required. Both have user adjustable gain to help compensate for losses in the transmission line. The gain is set by the ratio of two resistor values. The AD8129 and AD8130 have very high input impedance on both inputs regardless of the gain setting.
The AD8129 and AD8130 have excellent common-mode rejection ( $70 \mathrm{~dB} @ 10 \mathrm{MHz}$ ) allowing the use of low cost unshielded twisted-pair cables without fear of corruption by external noise sources or crosstalk.

The AD8129 and AD8130 have a wide power supply range from single 5 V supply to $\pm 12 \mathrm{~V}$, allowing wide common-mode and differential-mode voltage ranges while maintaining signal integrity. The wide common-mode voltage range will enable the driver receiver pair to operate without isolation transformers in many systems where the ground potential difference between drive and receive locations is many volts. The AD8129 and AD8130 have considerable cost and performance improvements over op amps and other multi-amplifier receiving solutions.


Figure 2. Typical Connection Configuration

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700
www.analog.com Fax: 781/461-3113 © 2005 Analog Devices, Inc. All rights reserved.

AD8129/AD8130-SPECIFICATIONS
 otherwise noted. $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted.)

| Model <br> Parameter | Conditions | AD8129A |  |  | AD8130A |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Bandwidth for 0.1 dB Flatness <br> Slew Rate <br> Settling Time <br> Rise and Fall Time <br> Output Overdrive Recovery | $\begin{aligned} & \mathrm{V}_{\text {out }} \leq 0.3 \mathrm{~V} \text { p-p } \\ & \mathrm{V}_{\text {OUT }}=2 \mathrm{~V} \text { p-p } \\ & \mathrm{V}_{\text {OUT }} \leq 0.3 \mathrm{~V} \mathrm{p}-\mathrm{p}, \text { SOIC } / \mu \mathrm{SOIC} \\ & \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V} \text { p-p, } 25 \% \text { to } 75 \% \\ & \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V} \text { p-p, } 0.1 \% \\ & \mathrm{~V}_{\text {OUT }} \leq 1 \mathrm{~V} \text { p-p, } 10 \% \text { to } 90 \% \end{aligned}$ | $\begin{array}{r} 175 \\ 170 \\ 925 \end{array}$ | $\begin{aligned} & 200 \\ & 190 \\ & 30 / 50 \\ & 1060 \\ & 20 \\ & 1.7 \\ & 30 \end{aligned}$ |  | $\begin{aligned} & 240 \\ & 140 \\ & 950 \end{aligned}$ | $\begin{aligned} & 270 \\ & 155 \\ & 45 \\ & 1090 \\ & 20 \\ & 1.4 \\ & 40 \\ & \hline \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> V/ $/ \mathrm{s}$ <br> ns <br> ns <br> ns |
| NOISE/DISTORTION <br> Second Harmonic/Third Harmonic <br> IMD <br> Output IP3 <br> Input Voltage Noise (RTI) <br> Input Current Noise (+IN, -IN) <br> Input Current Noise (REF, FB) <br> Differential Gain Error Differential Phase Error | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=1 \mathrm{~V} p-\mathrm{p}, 5 \mathrm{MHz} \\ & \mathrm{~V}_{\text {OUT }}=2 \mathrm{Vp}-\mathrm{p}, 5 \mathrm{MHz} \\ & \mathrm{~V}_{\text {OUT }}=1 \mathrm{Vp}-\mathrm{p}, 10 \mathrm{MHz} \\ & \mathrm{~V}_{\text {OUT }}=1 \mathrm{Vp}-\mathrm{p}, 10 \mathrm{MHz} \\ & \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V} p-\mathrm{p}, 10 \mathrm{MHz} \\ & \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V} \mathrm{p}-\mathrm{p}, 10 \mathrm{MHz} \\ & \mathrm{f} \geq 10 \mathrm{kHz} \\ & \mathrm{f} \geq 100 \mathrm{kHz} \\ & \mathrm{f} \geq 100 \mathrm{kHz} \\ & \text { AD8130, G }=2, \text { NTSC } 200 \mathrm{IRE}, \mathrm{R}_{\mathrm{L}} \geq 150 \Omega \\ & \text { AD8130, G }=2, \text { NTSC } 200 \mathrm{IRE}, \mathrm{R}_{\mathrm{L}} \geq 150 \Omega \end{aligned}$ |  | $\begin{aligned} & -74 /-84 \\ & -68 /-74 \\ & -67 /-81 \\ & -61 /-70 \\ & -67 \\ & 25 \\ & 4.5 \\ & 1 \\ & 1.4 \\ & 0.3 \\ & 0.1 \end{aligned}$ |  |  | $\begin{aligned} & -79 /-86 \\ & -74 /-81 \\ & -74 /-80 \\ & -74 /-76 \\ & -70 \\ & 26 \\ & 12.5 \\ & 1 \\ & 1.4 \\ & 0.13 \\ & 0.15 \end{aligned}$ |  | dBc <br> dBc <br> dBc <br> dBc <br> dBc <br> dBm <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ <br> \% <br> Degrees |
| INPUT CHARACTERISTICS <br> Common-Mode Rejection Ratio <br> CMRR with $\mathrm{V}_{\text {OUT }}=1 \mathrm{~V}$ p-p Common-Mode Voltage Range Differential Operating Range Differential Clipping Level Resistance <br> Capacitance | $\begin{aligned} & \mathrm{DC} \text { to } 100 \mathrm{kHz}, \mathrm{~V}_{\mathrm{CM}}=-3 \mathrm{~V} \text { to }+3.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CM}}=1 \mathrm{Vp} \mathrm{p} @ 2 \mathrm{MHz} \\ & \mathrm{~V}_{\mathrm{CM}}=1 \mathrm{Vp} \mathrm{p} @ 10 \mathrm{MHz} \\ & \mathrm{~V}_{\mathrm{CM}}=2 \mathrm{~V}-\mathrm{p} @ 1 \mathrm{kHz}, \mathrm{~V}_{\mathrm{OuT}}= \pm 0.5 \mathrm{~V} \mathrm{dc} \\ & \mathrm{~V}_{+\mathrm{IN}}-\mathrm{V}_{-\mathrm{IN}}=0 \mathrm{~V} \\ & \\ & \text { Differential } \\ & \text { Common-Mode } \\ & \text { Differential } \\ & \text { Common-Mode } \end{aligned}$ | 94 <br> 80 $\pm 0.6$ | $\begin{aligned} & 110 \\ & 70 \\ & 100 \\ & \pm 3.5 \\ & \pm 0.5 \\ & \pm 0.75 \\ & 1 \\ & 4 \\ & 3 \\ & 4 \end{aligned}$ | $\pm 0.85$ | 90 <br> 80 $\pm 2.3$ | $\begin{aligned} & 110 \\ & 70 \\ & 83 \\ & \pm 3.8 \\ & \pm 2.5 \\ & \pm 2.8 \\ & 6 \\ & 4 \\ & 3 \\ & 4 \end{aligned}$ | $\pm 3.3$ | dB <br> dB <br> dB <br> dB <br> V <br> V <br> V <br> $\mathrm{M} \Omega$ <br> $M \Omega$ <br> pF <br> pF |
| DC PERFORMANCE <br> Closed-Loop Gain Error <br> Open-Loop Gain <br> Gain Nonlinearity <br> Input Offset Voltage <br> Input Offset Voltage vs. Supply <br> Input Bias Current ( $+\mathrm{IN},-\mathrm{IN}$ ) Input Bias Current (REF, FB) <br> Input Offset Current | $\begin{aligned} & \mathrm{V}_{\text {OUT }}= \pm 1 \mathrm{~V}, \mathrm{R}_{\mathrm{L}} \geq 150 \Omega \\ & \mathrm{~T}_{\text {MIN }} \text { to } \mathrm{T}_{\text {MAX }} \\ & \mathrm{V}_{\text {OUT }}= \pm 1 \mathrm{~V} \\ & \mathrm{~V}_{\text {OUT }}= \pm 1 \mathrm{~V} \end{aligned}$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ $\begin{aligned} & +\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V},-\mathrm{V}_{\mathrm{S}}=-4.5 \mathrm{~V} \text { to }-5.5 \mathrm{~V} \\ & -\mathrm{V}_{\mathrm{S}}=-5 \mathrm{~V},+\mathrm{V}_{\mathrm{S}}=+4.5 \mathrm{~V} \text { to }+5.5 \mathrm{~V} \end{aligned}$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}(+\mathrm{IN},-\mathrm{IN}, \mathrm{REF}, \mathrm{FB})$ (+IN, -IN, REF, FB) <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  | $\begin{aligned} & \pm 0.4 \\ & 20 \\ & 88 \\ & 250 \\ & 0.2 \\ & 2 \\ & \\ & -90 \\ & -94 \\ & \pm 0.5 \\ & \pm 1 \\ & 5 \\ & \pm 0.08 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & \pm 1.5 \\ & \\ & 0.8 \\ & 1.4 \\ & -84 \\ & -86 \\ & \pm 2 \\ & \pm 3.5 \\ & \pm 0.4 \end{aligned}$ |  | $\pm 0.15$ 10 74 200 0.4 20 -78 -80 $\pm 0.5$ $\pm 1$ 5 $\pm 0.08$ 0.2 | $\begin{aligned} & \pm 0.6 \\ & \\ & 1.8 \\ & \\ & 3.5 \\ & -74 \\ & -74 \\ & \pm 2 \\ & \pm 3.5 \\ & \pm 0.4 \end{aligned}$ |  |
| OUTPUT PERFORMANCE <br> Voltage Swing Output Current Short Circuit Current Output Impedance | $\mathrm{R}_{\mathrm{LOAD}}=150 \Omega / 1 \mathrm{k} \Omega$ <br> To Common <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}$ <br> $\overline{\mathrm{PD}} \leq \mathrm{V}_{\mathrm{IL}}$ In Power-Down Mode | 3.6/4.0 | $\begin{aligned} & 40 \\ & -60 /+55 \\ & -240 \\ & 10 \end{aligned}$ |  | 3.6/4.0 | $\begin{aligned} & 40 \\ & -60 /+55 \\ & -240 \\ & 10 \end{aligned}$ |  | $\pm \mathrm{V}$ <br> mA <br> mA <br> $\mu \mathrm{A} /{ }^{\circ} \mathrm{C}$ <br> pF |
| POWER SUPPLY Operating Voltage Range Quiescent Supply Current | Total Supply Voltage $\begin{aligned} & \mathrm{T}_{\mathrm{MIN}} \text { to } \mathrm{T}_{\mathrm{MAX}} \\ & \frac{\mathrm{PD}}{\mathrm{PD}} \leq \mathrm{V}_{\mathrm{IL}} \end{aligned}$ | $\pm 2.25$ | $\begin{aligned} & 10.8 \\ & 36 \\ & 0.68 \end{aligned}$ | $\begin{aligned} & \pm 12.6 \\ & 11.6 \\ & 0.85 \\ & 1 \end{aligned}$ | $\pm 2.25$ | $\begin{aligned} & 10.8 \\ & 36 \\ & 0.68 \end{aligned}$ | $\begin{aligned} & \pm 12.6 \\ & 11.6 \\ & 0.85 \\ & 1 \end{aligned}$ | V <br> mA <br> $\mu \mathrm{A} /{ }^{\circ} \mathrm{C}$ <br> mA <br> mA |
| $\begin{aligned} & \overline{\mathrm{PD}} \mathrm{PIN} \\ & \mathrm{~V}_{\mathrm{IH}} \\ & \mathrm{~V}_{\mathrm{IL}} \\ & \mathrm{I}_{\mathrm{IH}} \\ & \mathrm{I}_{\mathrm{IL}} \\ & \text { Input Resistance } \\ & \\ & \text { Enable Time } \end{aligned}$ | $\begin{aligned} & \overline{\mathrm{PD}}=\operatorname{Min} \mathrm{V}_{\mathrm{IH}} \\ & \overline{\mathrm{PD}}=\operatorname{Max} \mathrm{V}_{\mathrm{IL}} \\ & \overline{\mathrm{PD}} \leq+\mathrm{V}_{\mathrm{S}}-3 \mathrm{~V} \\ & \overline{\mathrm{PD}} \geq+\mathrm{V}_{\mathrm{S}}-2 \mathrm{~V} \end{aligned}$ | $+V_{S}$ | $\begin{aligned} & 12.5 \\ & 100 \\ & 0.5 \end{aligned}$ | $\begin{aligned} & +V_{S}-2.5 \\ & -30 \\ & -50 \end{aligned}$ | $+V_{S}$ | $\begin{aligned} & 12.5 \\ & 100 \\ & 0.5 \end{aligned}$ | $\begin{aligned} & +V_{S}-2.5 \\ & -30 \\ & -50 \end{aligned}$ | V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> k $\Omega$ <br> $k \Omega$ <br> $\mu \mathrm{s}$ |
| OPERATING TEMPERATURE RANGE |  | -40 |  | +85 | -40 |  | +125 | ${ }^{\circ} \mathrm{C}$ |

Specifications subject to change without notice.
$\pm 12 \mathrm{~V}$ SPECIFICATIONS (AD8129 $\mathrm{G}=10, \operatorname{AD8130} \mathrm{G}=1, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{S}= \pm 12 \mathrm{~V}, \operatorname{REF}=0 \mathrm{~V}, \overline{\mathrm{PD}} \geq \mathrm{V}_{\mathrm{H}}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=2 \mathrm{pF}$, unless otherwise noted. $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted.)

| Model <br> Parameter | Conditions | Min | $\begin{aligned} & \text { AD8129A } \\ & \text { Typ } \end{aligned}$ | Max | Min | $\begin{aligned} & 8130 \mathrm{~A} \\ & \text { Typ } \end{aligned}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Bandwidth for 0.1 dB Flatness <br> Slew Rate <br> Settling Time <br> Rise and Fall Time Output Overdrive Recovery | $\begin{aligned} & \mathrm{V}_{\text {OUT }} \leq 0.3 \mathrm{~V} \mathrm{p}-\mathrm{p} \\ & \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V} \text { p-p } \\ & \mathrm{V}_{\text {OUT }} \leq 0.3 \mathrm{~V} \mathrm{p}-\mathrm{p}, \text { SOIC } / \mu \mathrm{SOIC} \\ & \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V} \text { p-p, } 25 \% \text { to } 75 \% \\ & \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V} \text { p-p, } 0.1 \% \\ & \mathrm{~V}_{\text {OUT }} \leq 1 \mathrm{~V} \text { p-p, } 10 \% \text { to } 90 \% \end{aligned}$ | $\begin{aligned} & 175 \\ & 170 \\ & 935 \end{aligned}$ | $\begin{aligned} & 200 \\ & 195 \\ & 50 / 70 \\ & 1070 \\ & 20 \\ & 1.7 \\ & 40 \end{aligned}$ |  | $\begin{aligned} & 250 \\ & 150 \\ & 960 \end{aligned}$ | $\begin{aligned} & 290 \\ & 175 \\ & 110 \\ & 1100 \\ & 20 \\ & 1.4 \\ & 40 \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> $\mathrm{V} / \mu \mathrm{s}$ <br> ns <br> ns <br> ns |
| NOISE/DISTORTION <br> Second Harmonic/Third Harmonic <br> IMD <br> Output IP3 <br> Input Voltage Noise (RTI) Input Current Noise (+IN, -IN ) Input Current Noise (REF, FB) Differential Gain Error Differential Phase Error | $\mathrm{V}_{\text {OUT }}=1 \mathrm{~V}$ p-p, 5 MHz <br> $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}$ p-p, 5 MHz <br> $\mathrm{V}_{\text {OUT }}=1 \mathrm{~V}$ p-p, 10 MHz <br> $\mathrm{V}_{\text {OUt }}=2 \mathrm{~V}$ p-p, 10 MHz <br> $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}$ p-p, 10 MHz <br> $\mathrm{V}_{\text {OUt }}=2 \mathrm{~V}$ p-p, 10 MHz <br> $\mathrm{f} \geq 10 \mathrm{kHz}$ <br> $\mathrm{f} \geq 100 \mathrm{kHz}$ <br> $\mathrm{f} \geq 100 \mathrm{kHz}$ <br> AD8130, $G=2$, NTSC 200 IRE, $R_{L} \geq 150 \Omega$ <br> AD8130, $G=2$, NTSC 200 IRE, $R_{L} \geq 150 \Omega$ |  | $\begin{aligned} & -71 /-84 \\ & -65 /-74 \\ & -65 /-82 \\ & -59 /-70 \\ & -67 \\ & 25 \\ & 4.6 \\ & 1 \\ & 1.4 \\ & 0.3 \\ & 0.1 \end{aligned}$ |  |  | $\begin{aligned} & -79 /-86 \\ & -74 /-81 \\ & -74 /-80 \\ & -74 /-74 \\ & -70 \\ & 26 \\ & 13 \\ & 1 \\ & 1.4 \\ & 0.13 \\ & 0.2 \end{aligned}$ |  | dBc <br> dBc <br> dBc <br> dBc <br> dBc <br> dBm <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ <br> \% <br> Degrees |
| INPUT CHARACTERISTICS <br> Common-Mode Rejection Ratio <br> CMRR with $\mathrm{V}_{\text {OUT }}=1 \mathrm{~V}$ p-p Common-Mode Voltage Range Differential Operating Range Differential Clipping Level Resistance <br> Capacitance | $\begin{aligned} & \mathrm{DC} \text { to } 100 \mathrm{kHz}, \mathrm{~V}_{\mathrm{CM}}= \pm 10 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CM}}=1 \mathrm{Vp-p} @ 2 \mathrm{MHz} \\ & \mathrm{~V}_{\mathrm{CM}}=1 \mathrm{Vp}-\mathrm{p} @ 10 \mathrm{MHz} \\ & \mathrm{~V}_{\mathrm{CM}}=4 \mathrm{Vp}-\mathrm{p} @ 1 \mathrm{kHz}, \mathrm{~V}_{\mathrm{OUT}}= \pm 0.5 \mathrm{~V} \text { dc } \\ & \mathrm{V}_{+\mathrm{IN}}-\mathrm{V}_{-\mathrm{IN}}=0 \mathrm{~V} \\ & \\ & \text { Differential } \\ & \text { Common-Mode } \\ & \text { Differential } \\ & \text { Common-Mode } \end{aligned}$ | 92 <br> 80 $\pm 0.6$ | $\begin{aligned} & 105 \\ & 70 \\ & 93 \\ & \pm 10.3 \\ & \pm 0.5 \\ & \pm 0.75 \\ & 1 \\ & 4 \\ & 3 \\ & 4 \end{aligned}$ | $\pm 0.85$ | 88 80 <br> 80 $\pm 2.3$ | $\begin{aligned} & 105 \\ & 70 \\ & 80 \\ & \pm 10.5 \\ & \pm 2.5 \\ & \pm 2.8 \\ & 6 \\ & 4 \\ & 3 \\ & 4 \end{aligned}$ | $\pm 3.3$ | dB <br> dB <br> dB <br> dB <br> V <br> V <br> V <br> $\mathrm{M} \Omega$ <br> $M \Omega$ <br> pF <br> pF |
| DC PERFORMANCE <br> Closed-Loop Gain Error <br> Open-Loop Gain Gain Nonlinearity Input Offset Voltage <br> Input Offset Voltage vs. Supply <br> Input Bias Current (+IN, -IN) Input Bias Current (REF, FB) <br> Input Offset Current | $\begin{aligned} & \mathrm{V}_{\text {OUT }}= \pm 1 \mathrm{~V}, \mathrm{R}_{\mathrm{L}} \geq 150 \Omega \\ & \mathrm{~T}_{\text {MIN }} \text { to } \mathrm{T}_{\text {MAX }} \\ & \mathrm{V}_{\text {OUT }}= \pm 1 \mathrm{~V} \\ & \mathrm{~V}_{\text {OUT }}= \pm 1 \mathrm{~V} \\ & \\ & \mathrm{~T}_{\text {MIN }} \text { to } \mathrm{T}_{\text {MAX }} \\ & \mathrm{T}_{\text {MIN }} \text { to } \mathrm{T}_{\text {MAX }} \\ & +\mathrm{V}_{\mathrm{S}}=+12 \mathrm{~V},-\mathrm{V}_{\mathrm{S}}=-11.0 \mathrm{~V} \text { to }-13.0 \mathrm{~V} \\ & -\mathrm{V}_{\mathrm{S}}=-12 \mathrm{~V},+\mathrm{V}_{\mathrm{S}}=+11.0 \mathrm{~V} \text { to }+13.0 \mathrm{~V} \\ & \\ & \\ & \mathrm{~T}_{\text {MIN }} \text { to } \mathrm{T}_{\text {MAX }}(+\mathrm{IN},-\mathrm{IN}, \mathrm{REF}, \mathrm{FB}) \\ & (+\mathrm{IN},-\mathrm{IN}, \mathrm{REF}, \mathrm{FB}) \\ & \mathrm{T}_{\text {MIN }} \text { to } \mathrm{T}_{\text {MAX }} \end{aligned}$ |  | $\begin{aligned} & \pm 0.8 \\ & 20 \\ & 87 \\ & 250 \\ & 0.2 \\ & 2 \\ & \\ & -88 \\ & -92 \\ & \pm 0.25 \\ & \pm 0.5 \\ & 2.5 \\ & \pm 0.08 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & \pm 1.8 \\ & \\ & 0.8 \\ & \\ & 1.4 \\ & -82 \\ & -84 \\ & \pm 2 \\ & \pm 3.5 \\ & \\ & \pm 0.4 \end{aligned}$ |  | $\begin{aligned} & \pm 0.15 \\ & 10 \\ & 73 \\ & 200 \\ & 0.4 \\ & 20 \\ & \\ & -77 \\ & -88 \\ & \pm 0.25 \\ & \pm 0.5 \\ & 2.5 \\ & \pm 0.08 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & \pm 0.6 \\ & \\ & 1.8 \\ & \\ & 3.5 \\ & -70 \\ & -70 \\ & \pm 2 \\ & \pm 3.5 \\ & \pm 0.4 \end{aligned}$ | \% <br> ppm $/{ }^{\circ} \mathrm{C}$ <br> dB <br> ppm <br> mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> mV <br> dB <br> dB <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mathrm{nA} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{A}$ <br> $\mathrm{nA} /{ }^{\circ} \mathrm{C}$ |
| OUTPUT PERFORMANCE <br> Voltage Swing <br> Output Current <br> Short Circuit Current <br> Output Impedance | $\mathrm{R}_{\mathrm{LOAD}}=700 \Omega$ <br> To Common $\mathrm{T}_{\mathrm{MIN}} \text { to } \mathrm{T}_{\mathrm{MAX}}$ $\overline{\mathrm{PD}} \leq \mathrm{V}_{\mathrm{IL}}, \text { In Power-Down Mode }$ | $\pm 10.8$ | $\begin{aligned} & 40 \\ & -60 /+55 \\ & -240 \\ & 10 \end{aligned}$ |  | $\pm 10.8$ | $\begin{aligned} & 40 \\ & -60 /+55 \\ & -240 \\ & 10 \end{aligned}$ |  | V <br> mA <br> mA <br> $\mu \mathrm{A} /{ }^{\circ} \mathrm{C}$ <br> pF |
| POWER SUPPLY Operating Voltage Range Quiescent Supply Current | Total Supply Voltage $\begin{aligned} & \frac{\mathrm{T}_{\text {MIN }}}{} \text { to } \mathrm{T}_{\text {MAX }} \\ & \mathrm{PD} \leq \mathrm{V}_{\mathrm{IL}} \\ & \mathrm{PD} \leq \mathrm{V}_{\mathrm{IL}}, \mathrm{~T}_{\text {MIN }} \text { to } \mathrm{T}_{\mathrm{MAX}} \end{aligned}$ | $\pm 2.25$ | $\begin{aligned} & 13 \\ & 43 \\ & 0.73 \end{aligned}$ | $\begin{aligned} & \pm 12.6 \\ & 13.9 \\ & 0.9 \\ & 1.1 \end{aligned}$ | $\pm 2.25$ | $\begin{aligned} & 13 \\ & 43 \\ & 0.73 \end{aligned}$ | $\begin{aligned} & \pm 12.6 \\ & 13.9 \\ & \\ & 0.9 \\ & 1.1 \end{aligned}$ | V <br> mA <br> $\mu \mathrm{A} /{ }^{\circ} \mathrm{C}$ <br> mA <br> mA |
| ```\overline{PD PIN} V IH V IL I IIL Input Resistance Enable Time``` | $\begin{aligned} & \overline{\mathrm{PD}}=\operatorname{Min} V_{\mathrm{IH}} \\ & \overline{\mathrm{PD}}=\operatorname{Max} \mathrm{V}_{\mathrm{IL}} \\ & \overline{\mathrm{PD}} \leq+\mathrm{V}_{\mathrm{S}}-3 \mathrm{~V} \\ & \overline{\mathrm{PD}} \geq+\mathrm{V}_{\mathrm{S}}-2 \mathrm{~V} \end{aligned}$ | $+\mathrm{V}_{\mathrm{S}}$ | $\begin{aligned} & 3 \\ & 100 \\ & 0.5 \end{aligned}$ | $\begin{aligned} & +V_{S}-2.5 \\ & -30 \\ & -50 \end{aligned}$ | $+\mathrm{V}_{\text {S }}$ | $\begin{aligned} & 3 \\ & 100 \\ & 0.5 \end{aligned}$ | $\begin{aligned} & +V_{S}-2.5 \\ & -30 \\ & -50 \end{aligned}$ | V <br> V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> k $\Omega$ <br> $\mathrm{k} \Omega$ <br> $\mu \mathrm{s}$ |
| OPERATING TEMPERATURE RANGE |  | -40 |  | +85 | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |

Specifications subject to change without notice.

AD8129/AD8130-SPECIFICATIONS
 unless otherwise noted. $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted.)


Specifications subject to change without notice.

## ABSOLUTE MAXIMUM RATINGS ${ }^{1,2}$

Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26.4 V Power Dissipation . . . . . . . . . . . . . . . . . . . . . . Refer to Figure 3 Input Voltage (Any Input) . . . . . . $-\mathrm{V}_{\mathrm{S}}-0.3 \mathrm{~V}$ to $+\mathrm{V}_{\mathrm{S}}+0.3 \mathrm{~V}$ Differential Input Voltage $(\mathrm{AD} 8129)^{3} \mathrm{~V}_{\mathrm{S}} \geq \pm 11.5 \mathrm{~V} \ldots \pm 0.5 \mathrm{~V}$
Differential Input Voltage (AD8129) ${ }^{3} \mathrm{~V}_{\mathrm{S}}< \pm 11.5 \mathrm{~V} \ldots \pm 6.2 \mathrm{~V}$
Differential Input Voltage (AD8130) . . . . . . . . . . . . . . $\pm 8.4 \mathrm{~V}$
Storage Temperature . . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering 10 sec ) ................ $300^{\circ} \mathrm{C}$
NOTES
${ }^{1}$ Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other condition s above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
${ }^{2}$ Thermal Resistance measured on SEMI standard 4-layer board.
8-Lead SOIC: $\theta_{\mathrm{JA}}=121^{\circ} \mathrm{C} / \mathrm{W} ; 8$-Lead Micro_SO: $\theta_{\mathrm{JA}}=142^{\circ} \mathrm{C} / \mathrm{W}$
${ }^{3}$ Refer to Applications section, Extreme Operating Condition, and Power Dissipation.


Figure 3. Maximum Power Dissipation vs. Temperature

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD8129/AD8130 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## CONNECTION DIAGRAM <br> (Top View)

SO-8 (R) and Micro_SO-8 (RM)


ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option | Branding |
| :---: | :---: | :---: | :---: | :---: |
| AD8129AR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | SO-8 |  |
| AD8129AR-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | 13" Tape and Reel |  |
| AD8129AR-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | 7" Tape and Reel |  |
| AD8129ARZ ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8 -Lead SOIC | SO-8 |  |
| AD8129ARZ-REEL ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | 13" Tape and Reel |  |
| AD8129ARZ-REEL7 ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | 7" Tape and Reel |  |
| AD8129ARM | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead Micro_SO | RM-8 | HQA |
| AD8129ARM-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead Micro_SO | 13" Tape and Reel | HQA |
| AD8129ARM-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead Micro_SO | 7" Tape and Reel | HQA |
| AD8129ARMZ ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead Micro_SO | RM-8 | HQA\# |
| AD8129ARMZ-REEL ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead Micro_SO | 13" Tape and Reel | HQA\# |
| AD8129ARMZ-REEL7 ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead Micro_SO | 7" Tape and Reel | HQA\# |
| AD8130AR ${ }^{2}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | SO-8 |  |
| AD8130AR-REEL ${ }^{2}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | 13" Tape and Reel |  |
| AD8130AR-REEL7 ${ }^{2}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | 7" Tape and Reel |  |
| AD8130ARZ ${ }^{1,2}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | SO-8 |  |
| AD8130ARZ-REEL ${ }^{1,2}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | 13" Tape and Reel |  |
| AD8130ARZ-REEL7 ${ }^{1,2}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | 7" Tape and Reel |  |
| AD8130ARM ${ }^{2}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead Micro_SO | RM-8 | HPA |
| AD8130ARM-REEL ${ }^{2}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead Micro_SO | 13" Tape and Reel | HPA |
| AD8130ARM-REEL7 ${ }^{2}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead Micro_SO | 7" Tape and Reel | HPA |
| AD8130ARMZ ${ }^{1,2}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead Micro_SO | RM-8 | HPA\# |
| AD8130ARMZ-REEL ${ }^{1,2}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead Micro_SO | 13" Tape and Reel | HPA\# |
| AD8130ARMZ-REEL7 ${ }^{1,2}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead Micro_SO | 7" Tape and Reel | HPA\# |

${ }^{1} \mathrm{~Pb}$-free part; \# indicates lead-free, may be top or bottom marked.
${ }^{2}$ Operating temperature range for $\pm 5 \mathrm{~V}$ or +5 V operation is $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

## Typical Performance Characteristics-AD8129/AD8130

## AD8130 Frequency Response Characteristics

( $G=1, R_{L}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=2 \mathrm{pF}, \mathrm{V}_{\text {out }}=0.3 \mathrm{~V}-\mathrm{p}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.)


TPC 1. AD8130 Frequency Response vs. Supply, Vout $=0.3 \mathrm{~V} p-p$


TPC 4. AD8130 Frequency Response vs. Load Capacitance


TPC 7. AD8130 Frequency Response vs. Supply, $R_{L}=150 \Omega$


TPC 2. AD8130 Frequency Response vs. Supply, Vout $=1$ V p-p


TPC 5. AD8130 Fine Scale Response vs. Supply, $R_{L}=1 \mathrm{k} \Omega$


TPC 8. AD8130 Frequency Response vs. Supply, $G=2, V_{\text {Out }}=0.3 \mathrm{Vp}$-p


TPC 3. AD8130 Frequency Response vs. Supply, $V_{\text {Out }}=2 V p-p$


TPC 6. AD8130 Fine Scale Response vs. Supply, $R_{L}=150 \Omega$


TPC 9. AD8130 Frequency Response vs. Supply, $G=2, V_{\text {OUT }}=2 V p-p$


TPC 10. AD8130 Frequency Response for Various $R_{F} / R_{G}$


TPC 13. AD8130 Frequency Response vs. Supply, $G=2, R_{L}=150 \Omega$


TPC 16. AD8130 Frequency Response vs. Supply, $G=5, G=10, R_{L}=150 \Omega$


TPC 11. AD8130 Fine Scale Response vs. Supply, $G=2, R_{L}=1 \mathrm{k} \Omega$


TPC 14. AD8130 Fine Scale Response vs. Supply, $G=5, G=10, V_{\text {OUT }}=2 V p-p$


TPC 17. AD8130 Frequency Response for Various Output Levels


TPC 12. AD8130 Fine Scale Response vs. Supply, $G=2, R_{L}=150 \Omega$


TPC 15. AD8130 Frequency Response vs. Supply, $G=5, G=10, V_{\text {OUT }}=2 \mathrm{Vp}-\mathrm{p}$


TPC 18. AD8130 Basic Frequency Response Test Circuit

## AD8129 Frequency Response Characteristics

( $G=10, R_{L}=1 \mathrm{k} \Omega, C_{L}=2 \mathrm{pF}, \mathrm{V}_{\text {OUT }}=0.3 \mathrm{Vp}-\mathrm{p}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.)


TPC 19. AD8129 Frequency Response vs. Supply, $V_{\text {Out }}=0.3 \mathrm{Vp-p}$


TPC 22. AD8129 Frequency Response vs. Load Capacitance


TPC 25. AD8129 Frequency Response vs. Supply, $R_{L}=150 \Omega$


TPC 20. AD8129 Frequency Response vs. Supply, $V_{\text {Out }}=1 \mathrm{~V} p-p$


TPC 23. AD8129 Fine Scale Response vs. Supply, $R_{L}=1 \mathrm{k} \Omega$


TPC 26. AD8129 Frequency Response vs. Supply, $G=20, V_{\text {OUT }}=0.3 \mathrm{~V} p-p$


TPC 21. AD8129 Frequency Response vs. Supply, V ${ }_{\text {Out }}=2 \mathrm{~V} p-p$


TPC 24. AD8129 Fine Scale Response vs. Supply, $R_{L}=150 \Omega$


TPC 27. AD8129 Frequency Response vs. Supply, $G=20, V_{\text {out }}=2 \mathrm{~V} p-p$


TPC 28. AD8129 Fine Scale Response vs. SOIC and $\mu$ SOIC for Various $R_{F} / R_{G}$


TPC 31. AD8129 Frequency Response vs. Supply, $G=20, R_{L}=150 \Omega$


TPC 34. AD8129 Frequency Response vs. Supply, $G=50, G=100$,
$R_{L}=150 \Omega$


TPC 29. AD8129 Fine Scale Response vs. Supply


TPC 32. AD8129 Fine Scale Response vs. Supply, $G=50, G=100$, $V_{\text {OUT }}=2 V p-p$


TPC 35. AD8129 Frequency Response for Various Output Levels


TPC 30. AD8129 Fine Scale Response vs. Supply


TPC 33. AD8129 Frequency Response vs. Supply, $G=50, G=100$,
$V_{\text {OUT }}=2 V p-p$


TPC 36. AD8129 Basic Frequency Response Test Circuit

## AD8130 Harmonic Distortion Characteristics

( $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=2 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.)


TPC 37. AD8130 Second Harmonic Distortion vs. Frequency


TPC 40. AD8130 Third Harmonic Distortion vs. Frequency


TPC 43. AD8130 Second Harmonic Distortion vs. Frequency


TPC 38. AD8130 Second Harmonic Distortion vs. Frequency


TPC 41. AD8130 Third Harmonic Distortion vs. Frequency


TPC 44. AD8130 Third Harmonic Distortion vs. Frequency


TPC 39. AD8130 Second Harmonic Distortion vs. Output Voltage


TPC 42. AD8130 Third Harmonic Distortion vs. Output Voltage


TPC 45. AD8130 Harmonic Distortion vs. Output Voltage

## AD8129 Harmonic Distortion Characteristics

( $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=2 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.)


TPC 46. AD8129 Second Harmonic Distortion vs. Frequency


TPC 49. AD8129 Third Harmonic Distortion vs. Frequency


TPC 52. AD8129 Second Harmonic Distortion vs. Frequency


TPC 47. AD8129 Second Harmonic Distortion vs. Frequency


TPC 50. AD8129 Third Harmonic Distortion vs. Frequency


TPC 53. AD8129 Third Harmonic Distortion vs. Frequency


TPC 48. AD8129 Second Harmonic Distortion vs. Output Voltage


TPC 51. AD8129 Third Harmonic Distortion vs. Output Voltage


TPC 54. AD8129 Harmonic Distortion vs. Output Voltage


TPC 55. AD8130 Harmonic Distortion vs. Common-Mode Voltage


TPC 58. AD8129 Harmonic Distortion vs. Common-Mode Voltage


TPC 61. AD8129/AD8130 Basic Distortion Test Circuit, $V_{\text {См }}=0$ V Unless Otherwise Noted


TPC 56. AD8130 Harmonic Distortion vs. Load Resistance


TPC 59. AD8129 Harmonic Distortion vs. Load Resistance


TPC 62. AD8129/AD8130 Input Current Noise vs. Frequency


TPC 57. AD8130 Harmonic Distortion vs. Load Resistance


TPC 60. AD8129 Harmonic Distortion vs. Load Resistance


TPC 63. AD8129/AD8130 Input Voltage Noise vs. Frequency


TPC 64. AD8130 Common-Mode Rejection vs. Frequency


TPC 67. AD8129 Common-Mode Rejection vs. Frequency


TPC 70. AD8130 Open Loop Gain and Phase vs. Frequency


TPC 65. AD8130 Positive Power Supply Rejection vs. Frequency


TPC 68. AD8129 Positive Power Supply Rejection vs. Frequency


TPC 71. AD8129 Open Loop Gain and Phase vs. Frequency


TPC 66. AD8130 Negative Power Supply Rejection vs. Frequency


TPC 69. AD8129 Negative Power Supply Rejection vs. Frequency


TPC 72. Closed-Loop Output Impedance vs. Frequency

## AD8130 Transient Response Characteristics

( $G=1, R_{L}=1 \mathrm{k} \Omega, C_{L}=2 \mathrm{pF}, \mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.)


TPC 73. AD8130 Transient Response, $V_{S}= \pm 2.5 \mathrm{~V}, V_{\text {OUT }}=1 \mathrm{Vp}-p$


TPC 76. AD8130 Transient Response vs. Supply, $V_{\text {Out }}=0.2 V p-p$


TPC 79. AD8130 Transient Response vs. Load Capacitance, $V_{\text {OUT }}=0.2 \mathrm{~V} p-p$


TPC 74. AD8130 Transient Response, $V_{S}= \pm 5 V, V_{\text {OUT }}=1 \mathrm{~V} p-p$


TPC 77. AD8130 Transient Response vs. Supply, $V_{\text {OUt }}=1 \mathrm{Vp}-p, C_{L}=5 \mathrm{pF}$


TPC 80. AD8130 Transient Response vs. Output Amplitude,
$V_{\text {OUT }}=0.5 V p-p, 1 V p-p, 2 V p-p$


TPC 75. AD8130 Transient Response, $V_{S}= \pm 12 \mathrm{~V}, V_{\text {OUT }}=1 \mathrm{Vp}-p$


TPC 78. AD8130 Transient Response vs. Supply, $V_{\text {OUT }}=2 V p-p, C_{L}=5 p F$


TPC 81. AD8130 Transient Response vs. Output Amplitude, $V_{\text {OUT }}=1 \mathrm{Vp}-p, 2 \vee p-p, 4 \vee p-p$


TPC 82. AD8130 Transient Response vs. Load Capacitance, V $V_{\text {OUt }}=1 \mathrm{~V} p-p$, $G=2$


TPC 85. AD8130 Transient Response with +3 V Common-Mode Input


TPC 88. AD8130 Transient Response vs. Output Amplitude


TPC 83. AD8130 Transient Response vs. Supply, $V_{\text {OUt }}=2 V p-p, G=2$


TPC 86. AD8130 Transient Response with -3 V Common-Mode Input


TPC 89. AD8130 Transient Response, $V_{\text {OUT }}=8 \mathrm{~V} p-p, G=5, V_{S}= \pm 5 \mathrm{~V}$


TPC 84. AD8130 Transient Response vs. Load Capacitance, $V_{\text {OUT }}=8 V p-p$


TPC 87. AD8130 Transient Response, $V_{\text {OUT }}=10 \mathrm{Vp-p,G}=2, V_{S}= \pm 12 \mathrm{~V}$


TPC 90. AD8130 Transient Response, $V_{\text {OUT }}=20 \mathrm{~V} p-p, G=5, V_{S}= \pm 12 \mathrm{~V}$

## AD8129 Transient Response Characteristics

( $G=10, R_{F}=2 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{G}}=221 \Omega, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=1 \mathrm{pF}, \mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.)


TPC 91. AD8129 Transient Response, $V_{S}= \pm 2.5 \mathrm{~V}, V_{\text {OUT }}=1 \mathrm{Vp}-p$


TPC 94. AD8129 Transient Response vs. Supply, $V_{\text {OUT }}=0.4 \mathrm{~V} p-p$


TPC 97. AD8129 Transient Response vs. Load Capacitance, $V_{\text {OUT }}=0.4 V$ p-p


TPC 92. AD8129 Transient Response, $V_{S}= \pm 5 \mathrm{~V}, V_{\text {OUT }}=1 \mathrm{~V} p-p$


TPC 95. AD8129 Transient Response vs. Supply, $V_{\text {OUT }}=1 \mathrm{Vp}-\mathrm{p}, C_{L}=5 \mathrm{pF}$


TPC 98. AD8129 Transient Response vs. Output Amplitude,
$V_{\text {OUT }}=0.5 \vee p-p, 1 \vee p-p, 2 \vee p-p$


TPC 93. AD8129 Transient Response, $V_{S}= \pm 12 \mathrm{~V}, V_{\text {OUT }}=1 \mathrm{Vp}-p$


TPC 96. AD8129 Transient Response vs. Supply, $V_{\text {OUT }}=2 V p-p, C_{L}=5 p F$


TPC 99. AD8129 Transient Response vs. Output Amplitude,
$V_{\text {OUT }}=1 \mathrm{Vp}-\mathrm{p}, 2 \mathrm{~V} p-\mathrm{p}, 4 \mathrm{~V}$ p-p


TPC 100. AD8129 Transient Response, $V_{\text {OUT }}=1 \mathrm{Vp}-\mathrm{p}, V_{S}= \pm 2.5 \mathrm{~V}$ to $\pm 12 \mathrm{~V}$

| - | - |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |
|  |  | $\mathrm{V}_{\text {IN }}$ |  |  |  |  |  |
|  | $\sim$ |  |  |  |  |  |  |
|  |  | out |  |  | , |  |  |
|  |  |  |  |  | - |  |  |
|  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |
|  | 1.00V |  |  |  |  | 5.00ns |  |

TPC 103. AD8129 Transient Response with +3.5 V Common-Mode Input


TPC 106. AD8129 Transient Response vs. Output Amplitude, $V_{\text {OUt }}=1 \mathrm{~V} p-p$, $2 \vee p-p, 4 \vee p-p$


TPC 101. AD8129 Transient Response, $V_{\text {OUT }}=2 V p-p, V_{S}= \pm 5 \mathrm{~V}$


TPC 104. AD8129 Transient Response with -3.5 V Common-Mode Input


TPC 107. AD8129 Transient Response, $V_{\text {OUT }}=8 \mathrm{Vp}-p, G=50, V_{S}= \pm 5 \mathrm{~V}$


TPC 102. AD8129 Transient Response, $V_{\text {OUT }}=8 \mathrm{Vp}-p, V_{S}= \pm 5 \mathrm{~V}$


TPC 105. AD8129 Transient Response, $V_{\text {OUT }}=10 \mathrm{~V} p-p, G=20$


TPC 108. AD8129 Transient Response, $V_{\text {OUT }}=20 \mathrm{~V} p-p, G=50, V_{S}= \pm 12 \mathrm{~V}$


TPC 109. AD8130 DC Power Supply Current vs. Differential Input Voltage


TPC 112. AD8130 Gain Nonlinearity, $V_{\text {OUT }}=2 V p-p$


TPC 115. AD8129 Gain Nonlinearity, $V_{\text {OUT }}=2 V p-p$


TPC 110. AD8129 DC Power Supply Current vs. Differential Input Voltage


TPC 113. AD8130 Gain Nonlinearity, $V_{\text {OUT }}=5 \mathrm{Vp-p}$


TPC 116. AD8129 Gain Nonlinearity, $V_{\text {OUT }}=10 \mathrm{Vp-p}$


TPC 111. AD8129/AD8130 Input Differential Voltage Range vs. Temperature, 1\% Gain Compression


TPC 114. AD8130 Differential Input Clipping Level


TPC 117. AD8129 Differential Input Clipping Level


TPC 118. Quiescent Power Supply Current vs. Total Supply Voltage


TPC 121. Common-Mode Voltage Range vs. Temperature, Typical 1\% Gain Compression


TPC 124. Output Voltage Range vs. Output Current, Typical 1\% Gain Compression


TPC 119. Quiescent Power Supply Current vs. Temperature


TPC 122. Common-Mode Voltage Range vs. Temperature, Typical 1\% Gain Compression


TPC 125. Output Voltage Range vs. Output Current, Typical 1\% Gain Compression


TPC 120. Input Bias Current and Input Offset Current vs. Temperature


TPC 123. Common-Mode Voltage Range vs. Temperature, Typical 1\% Gain Compression


TPC 126. Output Voltage Range vs. Output Current, Typical 1\% Gain Compression

## THEORY OF OPERATION

The AD8129/AD8130 use an architecture called active feedback which differs from that of conventional op amps. The most obvious differentiating feature is the presence of two separate pairs of differential inputs compared to a conventional op amp's single pair. Typically for the active-feedback architecture, one of these input pairs is driven by a differential input signal, while the other is used for the feedback. This active stage in the feedback path is where the term "active feedback" is derived.
The active feedback architecture offers several advantages over a conventional op amp in several types of applications. Among these are excellent common-mode rejection, wide input commonmode range and a pair of inputs that are high-impedance and totally balanced in a typical application. In addition, while an external feedback network establishes the gain response as in a conventional op amp, its separate path makes it totally independent of the signal input. This eliminates any interaction between the feedback and input circuits, which traditionally causes problems with CMRR in conventional differential-input op amp circuits.
Another advantage is the ability to change the polarity of the gain merely by switching the differential inputs. A high inputimpedance inverting amplifier can be made. Besides a high input impedance, a unity-gain inverter with the AD8130 will have a noise gain of unity. This will produce lower output noise and higher bandwidth than op amps that have noise gain equal to 2 for a unity gain inverter.

The two differential input stages of the AD8129/AD8130 are each transconductance stages that are well matched. These stages convert the respective differential input voltages to internal currents. The currents are then summed and converted to a voltage, which is buffered to drive the output. The compensation capacitor is in the summing circuit.
When the feedback path is closed around the part, the output will drive the feedback input to that voltage which causes the internal currents to sum to zero. This occurs when the two differential inputs are equal and opposite; that is, their algebraic sum is zero.
In a closed-loop application, a conventional op amp will have its differential input voltage driven to near zero under nontransient conditions. The AD8129/AD8130 generally will have differential input voltages at each of its input pairs, even under equilibrium conditions. As a practical consideration, it is necessary to internally limit the differential input voltage with a clamp circuit.

Thus, the input dynamic ranges are limited to about 2.5 V for the AD8130 and 0.5 V for the AD8129 (see Specification section for more detail). For this and other reasons, it is not recommended to reverse the input and feedback stages of the AD8129/AD8130, even though some apparently normal functionality might be observed under some conditions.
A few simple circuits can illustrate how the active feedback architecture of the AD8129/AD8130 operates.

## Op Amp Configuration

If only one of the input stages of the $\mathrm{AD} 8129 / \mathrm{AD} 8130$ is used, it will function very much like a conventional op amp. (See Figure 4.) Classical inverting and noninverting op amps circuits can be created, and the basic governing equations will be the same as for a conventional op amp. The unused input pins form the second input and should be shorted together and tied to ground or some midsupply voltage when they are not used.


Figure 4. With both inputs grounded, the feedback stage functions like an op amp: $V_{\text {OUT }}=V_{I N}\left(1+R_{F} / R_{G}\right)$. NOTE: This circuit is provided to demonstrate device operation. It is not suggested to use this circuit in place of an op amp.
With the unused pair of inputs shorted, there is no differential voltage between them. This dictates that the differential input voltage of the used inputs will also be zero for closed-loop applications. Since this is the governing principle of conventional op amp circuits, an active feedback amplifier can function as a conventional op amp under these conditions.
Note that this circuit is presented only for illustration purposes, to show the similarities of the active feedback architecture functionality to conventional op amp functionality. If it is desired to design a circuit that can be created from a conventional op amp, it is recommended to choose a conventional op amp whose specifications are better suited to that application. These op amp principles are the basis for offsetting the output as described in the Output Offset/Level Translator section.

## AD8129/AD8130

## APPLICATIONS

## Basic Gain Circuits

The gain of the AD8129/AD8130 can be set with a pair of feedback resistors. The basic configuration is shown in Figure 5. The gain equation is the same as that of a conventional op amp: $\mathrm{G}=1+\mathrm{R}_{\mathrm{F}} / \mathrm{R}_{\mathrm{G}}$. For unity gain applications using the AD 8130 , $\mathrm{R}_{\mathrm{F}}$ can be set to zero (short circuit), and $\mathrm{R}_{\mathrm{G}}$ can be removed. (See Figure 6.) The AD8129 is compensated to operate at gains of 10 and higher, so shorting the feedback path to obtain unity gain will cause oscillation.


Figure 5. Basic Gain Circuit: $V_{\text {OUT }}=V_{I N}\left(1+R_{F} / R_{G}\right)$


Figure 6. An AD8130 with Unity Gain
The input signal can be applied either differentially or single-endedly-all that matters is the magnitude of the differential signal between the two inputs. For single-ended input applications, applying the signal to the +IN with -IN grounded will create a noninverting gain, while reversing these connections will create an inverting gain. Since the two inputs are highimpedance and matched, both of these conditions will provide the same high input impedance. Thus, an advantage of the active feedback architecture is the ability to make a high-inputimpedance, inverting op amp. If conventional op amps are used, a high impedance buffer followed by an inverting stage is needed. This requires two op amps.

Twisted-Pair Cable, Composite Video Receiver with Equalization Using an AD8130
The AD8130 has excellent common-mode rejection at its inputs. This makes it an ideal candidate for a receiver for signals that are transmitted over long distances on twisted-pair cables. Category 5 type cables are now very common in office settings and are extensively used for data transmission. These same cables can also be used for the analog transmission of signals like video.
These long cables will pick up noise from the environment they pass through. This noise will not favor one conductor over another, and will therefore be a common-mode signal. A receiver that rejects the common-mode signal on the cable can greatly enhance the signal-to-noise ratio performance of the link.

The AD8130 is also very easy to use as a differential receiver, because the differential inputs and the feedback inputs are entirely separate. This means that there is no interaction of the feedback network and the termination network as there would be in conventional op amp-type receivers.
Another issue to be dealt with on long cables is the attenuation of the signal at longer distances. This attenuation is a function of frequency and increases as roughly as the square root of frequency.
For good fidelity of video circuits, the overall frequency response of the transmission channel should be flat versus frequency. Since the cable attenuates the high frequencies, a frequency-selective boost circuit can be used to undo this effect. These circuits are called equalizers.
An equalizer uses frequency-dependent elements (Ls and Cs) in order to create a frequency response that is the opposite of the rest of the channel's response in order to create an overall flat response. There are many ways to create such circuits, but a common technique is to put the frequency-selective elements in the feedback path of an op amp circuit. The AD8130 in particular makes this easier than other circuits, because, once again, the feedback path is totally independent of the input path and there is no interaction.
The circuit in Figure 7 was developed as a receiver/equalizer for transmitting composite video over 300 m of Category 5 cable. This cable has an attenuation of approximately 20 dB at 10 MHz for 300 m . At 100 MHz , the attenuation is approximately 60 dB. (See Figure 8.)


Figure 7. An Equalizer Circuit for Composite Video Transmission over 300 m of Category 5 Cable


Figure 8. Transmission Response of 300 m of Category 5 Cable
The feedback network is between Pins 6 and 5 and from Pin 5 to ground. C 1 and $\mathrm{R}_{\mathrm{F}}$ create a corner frequency of about 800 kHz . The gain increases to provide about 15 dB of boost at 8 MHz . The response of this circuit is shown in Figure 9.


Figure 9. Frequency Response of Equalizer Circuit
It is difficult to come up with the exact component values via strictly mathematical means, because the equations for the cable attenuation are approximate and have functions that are not simply related to the responses of RC networks. The method used in this design was to approximate the required response via graphical means from the frequency response, and then select components that would approximate this response. The circuit was then built and measured, and finally adjusted to obtain an acceptable response-in this case flat to 9 MHz to within approximately 1 dB . (See Figure 10.)


Figure 10. Combined Response of Cable Plus Equalizer

## Output Offset/Level Translator

The circuit in Figure 6 has the reference input (Pin 4) tied to ground, which produces a ground-referenced output signal. If it is desired to offset the output voltage from ground, the REF input can be used. (See Figure 11). The level V ${ }_{\text {OFFSET }}$ appears at the output with unity gain.


Figure 11. The voltage applied to Pin 4 adds to the unitygain output voltage produced by $V_{I N}$.
If the circuit has a gain higher than unity, the gain has to be factored in. If $R_{G}$ is connected to ground, the voltage applied to REF will be multiplied by the gain of the circuit and appear at the output; just like a noninverting conventional op amp, This situation is not always desirable and one may want $\mathrm{V}_{\text {OFFSET }}$ to appear at the output with unity gain.
One way to accomplish this is to drive both REF and $\mathrm{R}_{\mathrm{G}}$ with the desired offset signal. (See Figure 12.) Superposition can be used to solve this circuit. First break the connection between $\mathrm{V}_{\text {OFFSET }}$ and $\mathrm{R}_{\mathrm{G}}$. With $\mathrm{R}_{\mathrm{G}}$ grounded the gain from Pin 4 to $\mathrm{V}_{\text {Out }}$ will be $1+\mathrm{R}_{\mathrm{F}} / \mathrm{R}_{\mathrm{G}}$. With Pin 4 grounded, the gain though $\mathrm{R}_{\mathrm{G}}$ to $\mathrm{V}_{\text {OUT }}$ is $-\mathrm{R}_{\mathrm{F}} / \mathrm{R}_{\mathrm{G}}$. The sum of these is +1 . If $\mathrm{V}_{\text {REF }}$ is delivered from a low-impedance source, this will work fine. However, if the delivered offset voltage is derived from a high-impedance source, like a voltage divider, its impedance will affect the gain equation. This makes the circuit more complicated as it creates an interaction between the gain and offset voltage.


Figure 12. In this circuit, $V_{\text {OFFSET }}$ appears at the output with unity gain. This circuit works well if the $V_{\text {OFFSE }}$ Source Impedance is low.
A way around this is to apply the offset voltage to a voltage divider whose attenuation factor matches the gain of the amplifier, and then apply this voltage to the high-impedance REF input. This circuit will first divide the desired offset voltage by the gain, and the amplifier will multiply it back up to unity. (See Figure 13.)


Figure 13. Adding an attenuator at the offset input causes it to appear at the output with unity gain.

## Resistorless Gain-of-Two

The voltage applied to the REF input (Pin 4) can also be a high bandwidth signal. If a unity-gain AD8130 has both + IN and REF driven with the same signal, there will be unity gain from $\mathrm{V}_{\text {IN }}$ and unity gain from $\mathrm{V}_{\text {ReF. }}$. Thus, the circuit will have a gain of two, and requires no resistors. (See Figure 14.)


Figure 14. Gain-of-Two Connections with No Resistors

## Summer

A general summing circuit can be made by the above technique. A unity-gain configured AD8130 has one signal applied to +IN , while the other signal is applied to REF. The output will be the sum of the two input signals. (See Figure 15.)


Figure 15. A Summing Circuit that is Noninverting with High Input Impedance
This circuit offers several advantages over a conventional op amp inverting summing circuit. First, the inputs are both highimpedance and the circuit is noninverting. It would require significant additional circuitry to make an op amp summing circuit that has high input impedance and is noninverting.
Another advantage is that the AD8130 circuit still preserves the full bandwidth of the part. In a conventional summing circuit, the noise gain is increased for every additional input, so the bandwidth response decreases accordingly. By this technique, four signals can be summed by applying them to two AD8130s, and then summing the two outputs by a third AD8130.

## Cable-Tap Amplifier

It is often desirable to have a video signal drive several different pieces of equipment. However, the cable should only be terminated once at its end point, so it is not appropriate to have a termination at each device. A "loop-through" connection allows a device to tap the video signal while not disturbing it by any excessive loading.
Such a connection, also referred to as a cable-tap amplifier, can be simply made with an AD8130. (See Figure 16.) The circuit is configured with unity gain, and if no output offset is desired, the REF pin is grounded. The negative differential input is connected directly to the shield of the cable (or an associated connector) at the point at which it wants to be "tapped."


Figure 16. The AD8130 can tap the video signal at any point along the cable without loading the signal.

The center conductor connects to the positive differential input of the AD8130. The amplitude of the video signal at this point is unity, because it is between the two termination resistors. The AD8130 provides a high impedance to this signal, so it does not disturb it. A buffered, unity-gain version of the video signal appears at the output.

## Power-Down

The AD8129/AD8130 have a power-down pin that can be used to lower the quiescent current when the amplifier is not being used. A logic low level on the PD pin will cause the part to power down.
Since there is no "Ground" pin on the AD8129/AD8130, there is no logic reference to interface to standard logic levels. For this reason, the reference level for the $\overline{\mathrm{PD}}$ input is $+\mathrm{V}_{\mathrm{S}}$. If the $\mathrm{AD} 8129 / \mathrm{AD} 8130$ are run with $+\mathrm{V}_{S}=5 \mathrm{~V}$, there will be direct compatibility with logic families. However, if $+\mathrm{V}_{\mathrm{S}}$ is higher than this, a level-shift circuit will be needed to interface to conventional logic levels. A simple level-shifting circuit that is compatible with common logic families is presented in Figure 17.


Figure 17. Circuit that Shifts the Logic Level when $+V_{S}$ Is Not Equal to Approximately 5 V

## Extreme Operating Conditions

The AD8129/AD8130 are designed to provide high performance over a wide range of supply voltages. However, there are some extremes of operating conditions that have been observed to produce non-optimal results. One of these conditions occurs when the AD 8130 is operated at unity gain with low supply voltage-less than approximately $\pm 4 \mathrm{~V}$.

At unity gain, the output drives FB directly. At supplies of $\pm \mathrm{V}_{\mathrm{S}}$ less than approximately $\pm 4 \mathrm{~V}$ and unity gain, the voltage on FB can be driven by the output too close to the rail for the circuit to stay properly biased. This can lead to a parasitic oscillation.
A way to prevent this is to limit the input signal swing with clamp diodes. Common silicon junction signal diodes like the 1 N 4148 have a forward bias of approximately 0.7 V when about 1 mA of current flow through them. Two series pairs of such diodes connected antiparallel across the differential inputs can be used to clamp the input signal and prevent this condition. It should be noted that the REF input can also shift the output signal, so this technique will only work when REF is at ground or close to it. (See Figure 18.)


Figure 18. Clamping Diodes at the Input Limit the Input Swing Amplitude
Another problem can occur with the AD8129 operating at supply voltage of greater than or equal to $\pm 12 \mathrm{~V}$. The architecture causes the supply current to increase as the input differential voltage increases. If the AD8129 differential inputs are overdriven too far, excessive current can flow in the device and potentially cause permanent damage.
A practical means to prevent this from occurring is to differentially clamp the inputs with a pair of antiparallel Schottky diodes. (See Figure 19.) These diodes have a lower forward voltage of approximately 0.4 V . If the differential voltage across the inputs is restricted to these conditions, no excess current will be drawn by the AD8129 under these operating conditions.
If the supply voltage is restricted to less than $\pm 11 \mathrm{~V}$, the internal clamping circuit will limit the differential voltage and excessive supply current will not be drawn. The external clamp circuit is not needed.


Figure 19. Schottky Diodes Across the Inputs Limits the Input Differential Voltage
In both circuits, the input series resistors function to limit the current through the diodes when they are forward-biased. As a practical matter, these resistors need to be matched to the degree that the CMRR needs to be preserved at high frequency. These resistor will have minimal effect on the CMRR at low frequency.

## AD8129/AD8130

## Power Dissipation

The AD8129/AD8130 can operate with supply voltages from +5 V to $\pm 12 \mathrm{~V}$. The major reason for such a wide supply range is to provide a wide input common-mode range for systems that might require this. This would be encountered when significant common-mode noise couples into the input path. For applications that do not require a wide input or output dynamic range, it is recommended to operate with lower supply voltages.
The AD8129/AD8130 is also available in a very small Micro_SO-8 package. This has higher thermal impedance than larger packages and will operate at a higher temperature with the same amount of power dissipation. Certain operating conditions that are within the specification range of the parts can cause excess power dissipation. Caution should be exercised.
The power dissipation is a function of several operating conditions. These include the supply voltage, the input differential voltage, the output load and the signal frequency.
A basic starting point is to calculate the quiescent power dissipation with no signal and no differential input voltage. This is just the product of the total supply voltage and the quiescent operating current. The maximum operating supply voltage is 26.4 V and the quiescent current is 13 mA . This causes a quiescent power dissipation of 343 mW . For the Micro_SO package, the $\theta_{\mathrm{JA}}$ specification is $142^{\circ} \mathrm{C} / \mathrm{W}$. So the quiescent power will cause about a $49^{\circ} \mathrm{C}$ rise above ambient in the Micro_SO package.
The current consumption is also a function of the differential input voltage. (See TPCs 109 and 110.) This current should be added on to the quiescent current and then multiplied by the total supply voltage to calculate the power.
The AD8129/AD8130 can directly drive loads of as low as $100 \Omega$, such as a terminated $50 \Omega$ cable. The worst-case power dissipation in the output stage occurs when the output is at midsupply. As an example, for a 12 V supply and the output driving a $250 \Omega$ load to ground, the maximum power dissipation in the output will occur when the output voltage is 6 V .

The load current will be $6 \mathrm{~V} / 250 \Omega=24 \mathrm{~mA}$. This same current will flow through the output across a 6 V drop from $+\mathrm{V}_{\mathrm{S}}$. This will dissipate 144 mW . For the Micro_SO-8 package, this causes a temperature rise of $20^{\circ} \mathrm{C}$ above ambient. Although this is a worstcase number, it is apparent that this can be a considerable additional amount of power dissipation.
Several changes can be made to alleviate this. One is to use the standard SO-8 package. This will lower the thermal impedance to $121^{\circ} \mathrm{C} / \mathrm{W}$, which is a $15 \%$ improvement. Next is to use a lower supply voltage unless absolutely necessary.
Finally, do not use the AD8129/AD8130 to directly drive a heavy load when it is operating on high supply voltages. It is best to use a second op amp after the output stage. Some of the gain can be shifted to this stage so that the signal swing at the output of the AD8129/AD8130 is not too large.

## Layout, Grounding and Bypassing

The AD8129/AD8130 are very high-speed parts that can be sensitive to the PCB environment in which they have to operate. Realizing their superior specifications requires attention to various details of standard high-speed PCB design practice.
The first requirement is for a good solid ground plane that covers as much of the board area around the AD8129/AD8130 as possible. The only exception to this is that the ground plane around the FB pin should be kept a few mm away, and ground should be removed from inner layers and the opposite side of the board under this pin. This will minimize the stray capacitance on this node and help preserve the gain flatness versus frequency.
The power supply pins should be bypassed as close as possible to the device to the nearby ground plane. Good high-frequency ceramic chip capacitors should be used. This bypassing should be done with a capacitance value of $0.01 \mu \mathrm{~F}$ to $0.1 \mu \mathrm{~F}$ for each supply. Further away, low frequency bypassing should be provided with $10 \mu \mathrm{~F}$ tantalum capacitors from each supply to ground.
The signal routing should be short and direct in order to avoid parasitic effects. Where possible, signals should be run over ground planes to avoid radiating, or to avoid being susceptible to other radiation sources.

## OUTLINE DIMENSIONS

Dimensions shown in inches and (mm).

## 8-Lead SOIC

(SO-8)


8-Lead Micro_SO
(RM-8)


## AD8129/AD8130

## Revision History

Location Page
3/05-Data Sheet changed from REV. 0 to REV. A
Changes to SPECIFICATIONS ..... 2
Replaced Figure 3 ..... 5
Changes to ORDERING GUIDE ..... 6
Updated OUTLINE DIMENSIONS ..... 27

