SA572

Programmable Analog Compandor

The SA572 is a dual-channel, high-performance gain control circuit in which either channel may be used for dynamic range compression or expansion. Each channel has a full-wave rectifier to detect the average value of input signal, a linearized, temperature-compensated variable gain cell \((\Delta G)\) and a dynamic time constant buffer. The buffer permits independent control of dynamic attack and recovery time with minimum external components and improved low frequency gain control ripple distortion over previous compandors.

The SA572 is intended for noise reduction in high-performance audio systems. It can also be used in a wide range of communication systems and video recording applications.

Features

- Independent Control of Attack and Recovery Time
- Improved Low Frequency Gain Control Ripple
- Complementary Gain Compression and Expansion with External Op Amp
- Wide Dynamic Range – Greater than 110 dB
- Temperature-Compensated Gain Control
- Low Distortion Gain Cell
- Low Noise – 6.0 \(\mu\)V Typical
- Wide Supply Voltage Range – 6.0 V-22 V
- System Level Adjustable with External Components
- Pb–Free Packages are Available*

Applications

- Dynamic Noise Reduction System
- Voltage Control Amplifier
- Stereo Expander
- Automatic Level Control
- High-Level Limiter
- Low-Level Noise Gate
- State Variable Filter

*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 10 of this data sheet.

*D package released in large SO (SOL) package only.
**PIN FUNCTION DESCRIPTION**

<table>
<thead>
<tr>
<th>Pin</th>
<th>Symbol</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>TRACK TRIM A</td>
<td>Tracking Trim A</td>
</tr>
<tr>
<td>2</td>
<td>RECOV. CAP A</td>
<td>Recovery Capacitor A</td>
</tr>
<tr>
<td>3</td>
<td>RECT. IN A</td>
<td>Rectifier A Input</td>
</tr>
<tr>
<td>4</td>
<td>ATTACK CAP A</td>
<td>Attack Capacitor A</td>
</tr>
<tr>
<td>5</td>
<td>∆G OUT A</td>
<td>Variable Gain Cell A Output</td>
</tr>
<tr>
<td>6</td>
<td>THD TRIM A</td>
<td>Total Harmonic Distortion Trim A</td>
</tr>
<tr>
<td>7</td>
<td>∆G IN A</td>
<td>Variable Gain Cell A Input</td>
</tr>
<tr>
<td>8</td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>9</td>
<td>∆G IN B</td>
<td>Variable Gain Cell B Input</td>
</tr>
<tr>
<td>10</td>
<td>THD TRIM B</td>
<td>Total Harmonic Distortion Trim B</td>
</tr>
<tr>
<td>11</td>
<td>∆G OUT B</td>
<td>Variable Gain Cell B Output</td>
</tr>
<tr>
<td>12</td>
<td>ATTACK CAP B</td>
<td>Attack Capacitor B</td>
</tr>
<tr>
<td>13</td>
<td>RECT. IN B</td>
<td>Rectifier B Input</td>
</tr>
<tr>
<td>14</td>
<td>RECOV. CAP B</td>
<td>Recovery Capacitor B</td>
</tr>
<tr>
<td>15</td>
<td>TRACK TRIM B</td>
<td>Tracking Trim B</td>
</tr>
<tr>
<td>16</td>
<td>VCC</td>
<td>Positive Power Supply</td>
</tr>
</tbody>
</table>

**Figure 1. Block Diagram**

![Block Diagram](image-url)
### MAXIMUM RATINGS

<table>
<thead>
<tr>
<th>Rating</th>
<th>Symbol</th>
<th>Value</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply Voltage</td>
<td>VCC</td>
<td>22</td>
<td>VDC</td>
</tr>
<tr>
<td>Operating Temperature Range</td>
<td>TA</td>
<td>-40 to +85</td>
<td>°C</td>
</tr>
<tr>
<td>Operating Junction Temperature</td>
<td>TJ</td>
<td>150</td>
<td>°C</td>
</tr>
<tr>
<td>Power Dissipation</td>
<td>PD</td>
<td>500</td>
<td>mW</td>
</tr>
<tr>
<td>Thermal Resistance, Junction to Ambient</td>
<td>RA</td>
<td>75</td>
<td>°C/W</td>
</tr>
<tr>
<td></td>
<td></td>
<td>105</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>133</td>
<td></td>
</tr>
</tbody>
</table>

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

### DC ELECTRICAL CHARACTERISTICS

Standard test conditions, VCC = 15 V, TA = 25°C; Expander mode (see Test Circuit). Input signals at unity gain level (0 dB) = 100 mV RMS at 1.0 kHz; V1 = V2; R2 = 3.3 kΩ; R3 = 17.3 kΩ, unless otherwise noted.

<table>
<thead>
<tr>
<th>Characteristic</th>
<th>Symbol</th>
<th>Test Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply Voltage</td>
<td>VCC</td>
<td>–</td>
<td>6.0</td>
<td>–</td>
<td>22</td>
<td>VDC</td>
</tr>
<tr>
<td>Supply Current</td>
<td>ICC</td>
<td>No Signal</td>
<td>–</td>
<td>–</td>
<td>6.3</td>
<td>mA</td>
</tr>
<tr>
<td>Internal Voltage Reference</td>
<td>VR</td>
<td>–</td>
<td>–</td>
<td>–</td>
<td>2.3</td>
<td>VDC</td>
</tr>
<tr>
<td>Total Harmonic Distortion (Untrimmed)</td>
<td>THD</td>
<td>1.0 kHz, CA = 1.0 μF</td>
<td>0.2</td>
<td>0.5</td>
<td>0.25</td>
<td>%</td>
</tr>
<tr>
<td>Total Harmonic Distortion (Trimmed)</td>
<td>THD</td>
<td>1.0 kHz, CR = 10 μF</td>
<td>0.2</td>
<td>0.25</td>
<td>–</td>
<td>%</td>
</tr>
<tr>
<td>Total Harmonic Distortion (Trimmed)</td>
<td>THD</td>
<td>100 Hz</td>
<td>–</td>
<td>0.25</td>
<td>–</td>
<td>%</td>
</tr>
<tr>
<td>No Signal Output Noise</td>
<td>–</td>
<td>Input to V1 and V2 grounded (20–20 kHz)</td>
<td>6.0</td>
<td>25</td>
<td>μV</td>
<td></td>
</tr>
<tr>
<td>DC Level Shift (Untrimmed)</td>
<td>–</td>
<td>Input change from no signal to 100 mV RMS</td>
<td>+20</td>
<td>+50</td>
<td>mV</td>
<td></td>
</tr>
<tr>
<td>Unity Gain Level</td>
<td>–</td>
<td>–1.5</td>
<td>0</td>
<td>+1.5</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td>Large-Signal Distortion</td>
<td>–</td>
<td>0.7</td>
<td>3.0</td>
<td>3.0</td>
<td>%</td>
<td></td>
</tr>
<tr>
<td>Tracking Error (Measured relative to value at unity gain) = [V0-V0 (unity gain)] dB-V2dB</td>
<td>Rectifier Input</td>
<td>V2 = 6.0 dB, V1 = 0 dB</td>
<td>–</td>
<td>±0.2</td>
<td>db</td>
<td></td>
</tr>
<tr>
<td>Control Error (Measured relative to value at unity gain) = [V0-V0 (unity gain)] dB-V2dB</td>
<td>Rectifier Input</td>
<td>V2 = -30 dB, V1 = 0 dB</td>
<td>–</td>
<td>±0.5</td>
<td>db</td>
<td></td>
</tr>
<tr>
<td>Channel Crosstalk</td>
<td>–</td>
<td>200 mV RMS into channel A, measured output on channel B</td>
<td>60</td>
<td>–</td>
<td>–</td>
<td>dB</td>
</tr>
<tr>
<td>Power Supply Rejection Ratio</td>
<td>PSRR</td>
<td>120 Hz</td>
<td>70</td>
<td>–</td>
<td>–</td>
<td>dB</td>
</tr>
</tbody>
</table>

**Figure 2. Test Circuit**
Audio Signal Processing IC Combines VCA and Fast Attack/Slow Recovery Level Sensor

In high-performance audio gain control applications, it is desirable to independently control the attack and recovery time of the gain control signal. This is true, for example, in compandor applications for noise reduction. In high end systems the input signal is usually split into two or more frequency bands to optimize the dynamic behavior for each band. This reduces low frequency distortion due to control signal ripple, phase distortion, high frequency channel overload and noise modulation. Because of the expense in hardware, multiple band signal processing up to now was limited to professional audio applications.

With the introduction of the SA572 this high-performance noise reduction concept becomes feasible for consumer hi fi applications. The SA572 is a dual channel gain control IC. Each channel has a linearized, temperature-compensated gain cell and an improved level sensor. In conjunction with an external low noise op amp for current-to-voltage conversion, the VCA features low distortion, low noise and wide dynamic range.

The novel level sensor which provides gain control current for the VCA gives lower gain control ripple and independent control of fast attack, slow recovery dynamic response. An attack capacitor C_A with an internal 10 kΩ resistor R_A defines the attack time \( \tau_A \). The recovery time \( \tau_R \) of a tone burst is defined by a recovery capacitor C_R and an internal 10 kΩ resistor R_R. Typical attack time of 4.0 ms for the high-frequency spectrum and 40 ms for the low frequency band can be obtained with 0.1 \( \mu \)F and 1.0 \( \mu \)F attack capacitors, respectively. Recovery time of 200 ms can be obtained with a 4.7 \( \mu \)F recovery capacitor for a 100 Hz signal, the third harmonic distortion is improved by more than 10 dB over the simple RC ripple filter with a single 1.0 \( \mu \)F attack and recovery capacitor, while the attack time remains the same.

The SA572 is assembled in a standard 16-pin dual in-line plastic package and in oversized SOL package. It operates over a wide supply range from 6.0 V to 22 V. Supply current is less than 6.0 mA. The SA572 is designed for applications from -40°C to +85°C.

### BASIC APPLICATIONS

**Description**

The SA572 consists of two linearized, temperature-compensated gain cells (\( \Delta G \)), each with a full-wave rectifier and a buffer amplifier as shown in the block diagram. The two channels share a 2.5 V common bias reference derived from the power supply but otherwise operate independently. Because of inherent low distortion, low noise and the capability to linearize large signals, a wide dynamic range can be obtained. The buffer amplifiers are provided to permit control of attack time and recovery time independent of each other. Partitioned as shown in the block diagram, the IC allows flexibility in the design of system levels that optimize DC shift, ripple distortion, tracking accuracy and noise floor for a wide range of application requirements.

**Gain Cell**

Figure 3 shows the circuit configuration of the gain cell. Bases of the differential pairs Q_1-Q_2 and Q_3-Q_4 are both tied to the output and inputs of OPA A_1. The negative feedback through Q_1 holds the V_{BE} of Q_1-Q_2 and the V_{BE} of Q_3-Q_4 equal. The following relationship can be derived from the transistor model equation in the forward active region.

\[
\Delta V_{BE_{Q3Q4}} = \Delta V_{BE_{Q1Q2}} \\
(V_{BE} = V_T \cdot I_N \cdot IC/IS)
\]

The first term of equation 2 shows the multiplier relationship of a linearized two quadrant transconductance amplifier. The second term is the gain control feedthrough due to the mismatch of devices. In the design, this has been minimized by large matched devices and careful layout. Offset voltage is caused by the device mismatch and it leads to even harmonic distortion. The offset voltage can be trimmed out by feeding a current source within \( \pm 25 \mu A \) into the THD trim pin.

\[
V_{f_{in}} \left( \frac{1}{2} I_2 + \frac{1}{2} I_1 \right) = V_{f_{in}} \left( \frac{1}{2} I_2 - \frac{1}{2} I_1 \right)
\]

(eq. 1)

\[
V_{f_{in}} \left( \frac{1}{2} I_2 + \frac{1}{2} I_1 \right) - V_{f_{in}} \left( \frac{1}{2} I_2 - \frac{1}{2} I_1 \right)
\]

where \( I_{\text{in}} = \frac{V_{\text{in}}}{R_1} \)

\[
R_1 = 6.8 \, k\Omega \\
I_1 = 140 \, \mu A \\
I_2 = 280 \, \mu A
\]

\( I_O \) is the differential output current of the gain cell and \( I_G \) is the gain control current of the gain cell.

If all transistors Q_1 through Q_4 are of the same size, equation 1 can be simplified to:

\[
I_G = \frac{2}{I_2} \cdot I_{\text{in}} \cdot I_G - \frac{1}{I_2} \left( I_2 - 2I_1 \right) \cdot I_G
\]

(eq. 2)
The residual distortion is third harmonic distortion and is caused by gain control ripple. In a compandor system, available control of fast attack and slow recovery improve ripple distortion significantly. At the unity gain level of 100 mV, the gain cell gives THD (total harmonic distortion) of 0.17% typ. Output noise with no input signals is only 6.0 μV in the audio spectrum (10 Hz-20 kHz). The output current IO must feed the virtual ground input of an operational amplifier with a resistor from output to inverting input. The non-inverting input of the operational amplifier has to be biased at VREF if the output current IO is DC coupled.

![Figure 3. Basic Gain Cell Schematic](image)

**Rectifier**

The rectifier is a full-wave design as shown in Figure 4. The input voltage is converted to current through the input resistor R2 and turns on either Q5 or Q6 depending on the signal polarity. Deadband of the voltage to current converter is reduced by the loop gain of the gain block A2. If AC coupling is used, the rectifier error comes only from input bias current of gain block A2. The input bias current is typically about 70 nA. Frequency response of the gain block A2 also causes second-order error at high frequency. The collector current of Q6 is mirrored and summed at the collector of Q5 to form the full wave rectified output current IR. The rectifier transfer function is:

\[ I_R = \frac{V_{IN} - V_{REF}}{R_2} \]  

(eq. 3)

If VIN is AC-coupled, then the equation will be reduced to:

\[ I_{RAC} = \frac{V_{IN(AVG)}}{R_2} \]

The internal bias scheme limits the maximum output current IR to be around 300 μA. Within a ±1.0 dB error band the input range of the rectifier is about 52 dB.

![Figure 4. Simplified Rectifier Schematic](image)
**Buffer Amplifier**

In audio systems, it is desirable to have fast attack time and slow recovery time for a tone burst input. The fast attack time reduces transient channel overload but also causes low-frequency ripple distortion. The low-frequency ripple distortion can be improved with the slow recovery time. If different attack times are implemented in corresponding frequency spectrums in a split band audio system, high quality performance can be achieved. The buffer amplifier is designed to make this feature available with minimum external components. Referring to Figure 5, the rectifier output current is mirrored into the input and output of the unipolar buffer amplifier A3 through Q8, Q9 and Q10. Diodes D11 and D12 improve tracking accuracy and provide common-mode bias for A3. For a positive-going input signal, the buffer amplifier acts like a voltage-follower. Therefore, the output impedance of A3 makes the contribution of capacitor CR to attack time insignificant. Neglecting diode impedance, the gain Ga(t) for ΔG can be expressed as follows:

\[
Ga(t) = (Ga_{INT} - Ga_{FNL}) e^{-t/\tau_A} + Ga_{FNL}
\]

where \( \tau_A \) is the attack time constant and \( R_A \) is a 10 kΩ internal resistor. Diode D15 opens the feedback loop of A3 for a negative-going signal if the value of capacitor CR is larger than capacitor CA. The recovery time depends only on CR • RR. If the diode impedance is assumed negligible, the dynamic gain GR(t) for ΔG is expressed as follows:

\[
GR(t) = (GR_{INT} - GR_{FNL}) e^{-t/\tau_R} + GR_{FNL}
\]

where \( \tau_R \) is the recovery time constant and \( R_R \) is a 10 kΩ internal resistor. The gain control current is mirrored to the gain cell through Q14. The low level gain errors due to input bias current of A2 and A3 can be trimmed through the tracking trim pin into A3 with a current source of ±3.0 μA.

![Figure 5. Buffer Amplifier Schematic](http://onsemi.com)
Basic Expander

Figure 6 shows an application of the circuit as a simple expander. The gain expression of the system is given by:

\[
\frac{V_{OUT}}{V_{IN}} = \left( \frac{2}{I_1} \cdot \frac{R_3 \cdot V_{IN(AVG)}}{R_2 \cdot R_1} \right)^2 \quad \text{(eq. 4)}
\]

\(I_1 = 140 \mu A\)

Both the resistors R₁ and R₂ are tied to internal summing nodes. R₁ is a 6.8 kΩ internal resistor. The maximum input current into the gain cell can be as large as 140 μA. This corresponds to a voltage level of 140 μA • 6.8 kΩ = 952 mV peak. The input peak current into the rectifier is limited to 300 μA by the internal bias system. Note that the value of R₁ can be increased to accommodate higher input level. R₂ and R₃ are external resistors. It is easy to adjust the ratio of R₃/R₂ for desirable system voltage and current levels. A small R₂ results in higher gain control current and smaller static and dynamic tracking error. However, an impedance buffer A₁ may be necessary if the input is voltage driven with large source impedance.

The gain cell output current feeds the summing node of the external OPA A₂. R₃ and A₂ convert the gain cell output current to the output voltage. In high-performance applications, A₂ has to be low-noise, high-speed and wide band so that the high-performance output of the gain cell will not be degraded. The non-inverting input of A₂ can be biased at the low noise internal reference Pin 6 or 10. Resistor R₄ is used to bias up the output DC level of A₂ for maximum swing. The output DC level of A₂ is given by:

\[
V_{OUT \ DC} = V_{REF} \left( 1 + \frac{R_3}{R_4} \right) - V_B \frac{R_3}{R_4} \quad \text{(eq. 5)}
\]

V_B can be tied to a regulated power supply for a dual supply system and be grounded for a single supply system. C_A sets the attack time constant and C_R sets the recovery time constant.

R_DC₁, R_DC₂, and CDC form a DC feedback for A₁. The output DC level of A₁ is given by:

\[
V_{OUT \ DC} = V_{REF} \left( 1 + \frac{R_{DC1}}{R_4} + \frac{R_{DC2}}{R_4} \right) - V_B \left( \frac{R_{DC1} + R_{DC2}}{R_4} \right) \quad \text{(eq. 7)}
\]

The zener diodes D₁ and D₂ are used for channel overload protection.

Figure 6. Basic Expander Schematic

Basic Compressor

Figure 7 shows the hook-up of the circuit as a compressor. The IC is put in the feedback loop of the OPA A₁. The system gain expression is as follows:

\[
\frac{V_{OUT}}{V_{IN}} = \left( \frac{1}{I_1} \cdot \frac{R_3 \cdot V_{IN(AVG)}}{R_2 \cdot R_1} \right)^2 \quad \text{(eq. 6)}
\]

\(I_1 = 140 \mu A\)
Basic Compandor System

The above basic compressor and expander can be applied to systems such as tape/disc noise reduction, digital audio, bucket brigade delay lines. Additional system design techniques such as bandlimiting, band splitting, pre-emphasis, de-emphasis and equalization are easy to incorporate. The IC is a versatile functional block to achieve a high performance audio system. Figure 8 shows the system level diagram for reference.

![Figure 7. Basic Compressor Schematic](image)

![Figure 8. SA572 System Level](image)
Automatic Level Control (ALC)

In the ALC configuration, the variable gain cell is placed in the feedback loop of the operational amplifier and the rectifier is connected to the input. As the input amplitude increases above the crossover point, the overall system gain decreases proportionally, holding the output amplitude constant. As the input amplitude decreases below the crossover point, the overall system gain increases proportionally, holding the output amplitude at the same constant level.

\[
\text{Gain} = \frac{R_1 R_2 I_1}{2 R_3 V_{\text{IN(avg)}}}
\]

where:
- \( R_1 = 6.8 \, \text{k}\Omega \) (Internal)
- \( R_2 = 3.3 \, \text{k}\Omega \)
- \( R_3 = 17.3 \, \text{k}\Omega \)
- \( I_1 = 140 \, \mu\text{A} \)

The output DC level can be set using the following equation:

\[
V_{\text{OUT DC}} = \left(1 + \frac{R_{\text{DC1}} + R_{\text{DC2}}}{R_4}\right) V_{\text{REF}}
\]

where:
- \( R_4 = 100 \, \text{k}\Omega \)
- \( R_{\text{DC1}} = R_{\text{DC2}} = 9.1 \, \text{k}\Omega \)
- \( V_{\text{REF}} = 2.5 \, \text{V} \)

The output level is calculated using the following equation:

\[
V_{\text{OUT LEVEL}} = \frac{R_1 R_2 I_1}{2 R_3} \left(\frac{V_{\text{IN}}}{V_{\text{IN(avg)}}}\right)
\]

where:
- \( R_1 = 6.8 \, \text{k}\Omega \) (Internal)
- \( R_2 = 3.3 \, \text{k}\Omega \)
- \( R_3 = 17.3 \, \text{k}\Omega \)
- \( I_1 = 140 \, \mu\text{A} \)
- \( \frac{V_{\text{IN}}}{V_{\text{IN(avg)}}} = \frac{\pi}{2\sqrt{2}} = 1.11 \) (for sine waves)

Note that for very low input levels, ALC may not be desired and to limit the maximum gain, resistor \( R_X \) has been added.

\[
\text{Gain max.} = \frac{(R_{\text{REF}} + R_4) \cdot R_2 \cdot I_B}{2 R_3}
\]

\[
R_X = ((\text{desired max gain}) \times 26 \, \text{k}\Omega) - 10 \, \text{k}\Omega
\]
## ORDERING INFORMATION

<table>
<thead>
<tr>
<th>Device</th>
<th>Description</th>
<th>Package</th>
<th>Temperature Range</th>
<th>Shipping</th>
</tr>
</thead>
<tbody>
<tr>
<td>SA572D</td>
<td>16–Pin Plastic Small Outline Package</td>
<td>SO–16 WB</td>
<td>–40 to +85°C</td>
<td>47 Units / Rail</td>
</tr>
<tr>
<td>SA572DG</td>
<td>16–Pin Plastic Small Outline Package (Pb–Free)</td>
<td>SO–16 WB</td>
<td>–40 to +85°C</td>
<td>47 Units / Rail</td>
</tr>
<tr>
<td>SA572DR2</td>
<td>16–Pin Plastic Small Outline Package</td>
<td>SO–16 WB</td>
<td>–40 to +85°C</td>
<td>1000 / Tape &amp; Reel</td>
</tr>
<tr>
<td>SA572DR2G</td>
<td>16–Pin Plastic Small Outline Package (Pb–Free)</td>
<td>SO–16 WB</td>
<td>–40 to +85°C</td>
<td>1000 / Tape &amp; Reel</td>
</tr>
<tr>
<td>SA572DTB</td>
<td>16–Pin Thin Shrink Small Outline Package</td>
<td>TSSOP –16*</td>
<td>–40 to +85°C</td>
<td>96 Units / Rail</td>
</tr>
<tr>
<td>SA572DTBG</td>
<td>16–Pin Thin Shrink Small Outline Package</td>
<td>TSSOP –16*</td>
<td>–40 to +85°C</td>
<td>96 Units / Tube</td>
</tr>
<tr>
<td>SA572DTBR2</td>
<td>16–Pin Thin Shrink Small Outline Package</td>
<td>TSSOP –16*</td>
<td>–40 to +85°C</td>
<td>2500 / Tape &amp; Reel</td>
</tr>
<tr>
<td>SA572DTBR2G</td>
<td>16–Pin Thin Shrink Small Outline Package</td>
<td>TSSOP –16*</td>
<td>–40 to +85°C</td>
<td>2500 / Tape &amp; Reel</td>
</tr>
<tr>
<td>SA572NG</td>
<td>16–Pin Plastic Dual In-Line Package</td>
<td>PDIP–16</td>
<td>–40 to +85°C</td>
<td>25 Units / Rail</td>
</tr>
<tr>
<td>SA572NG</td>
<td>16–Pin Plastic Dual In-Line Package (Pb–Free)</td>
<td>PDIP–16</td>
<td>–40 to +85°C</td>
<td>25 Units / Rail</td>
</tr>
</tbody>
</table>

†For information on Tape and reel specifications, including part orientation and Tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

*This package is inherently Pb–Free.
SA572

PACKAGE DIMENSIONS

SOIC−16 WB
D SUFFIX
CASE 751G−03
ISSUE C

NOTES:
1. DIMENSIONS ARE IN MILLIMETERS.
3. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSION.
4. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.
5. DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF THE B DIMENSION AT MAXIMUM MATERIAL CONDITION.

PDIP−16
CASE 648−08
ISSUE T

NOTES:
2. CONTROLLING DIMENSION: INCH.
3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
4. DIMENSION B DOES NOT INCLUDE MOLD FLASH.
5. ROUNDED CORNERS OPTIONAL.

---

### SA572

**SOIC−16 WB**

**D SUFFIX**

**CASE 751G−03**

**ISSUE C**

**NOTES:**

1. DIMENSIONS ARE IN MILLIMETERS.
3. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSION.
4. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.
5. DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF THE B DIMENSION AT MAXIMUM MATERIAL CONDITION.

### PDIP−16

**CASE 648−08**

**ISSUE T**

**NOTES:**

2. CONTROLLING DIMENSION: INCH.
3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
4. DIMENSION B DOES NOT INCLUDE MOLD FLASH.
5. ROUNDED CORNERS OPTIONAL.
# PACKAGE DIMENSIONS

## TSSOP–16

### CASE 948F–01

### ISSUE A

<table>
<thead>
<tr>
<th>DIMENSION</th>
<th>MIN</th>
<th>MAX</th>
<th>MIN</th>
<th>MAX</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>4.90</td>
<td>5.10</td>
<td>0.193</td>
<td>0.200</td>
</tr>
<tr>
<td>B</td>
<td>4.30</td>
<td>4.50</td>
<td>0.169</td>
<td>0.177</td>
</tr>
<tr>
<td>C</td>
<td></td>
<td></td>
<td>−−−</td>
<td>0.047</td>
</tr>
<tr>
<td>D</td>
<td>0.05</td>
<td>0.15</td>
<td>0.002</td>
<td>0.006</td>
</tr>
<tr>
<td>F</td>
<td>0.50</td>
<td>0.75</td>
<td>0.020</td>
<td>0.030</td>
</tr>
<tr>
<td>G</td>
<td>0.65 BSC</td>
<td>0.026 BSC</td>
<td></td>
<td></td>
</tr>
<tr>
<td>H</td>
<td>0.18</td>
<td>0.28</td>
<td>0.007</td>
<td>0.011</td>
</tr>
<tr>
<td>J</td>
<td>0.09</td>
<td>0.16</td>
<td>0.004</td>
<td>0.006</td>
</tr>
<tr>
<td>J1</td>
<td>0.09</td>
<td>0.16</td>
<td>0.004</td>
<td>0.005</td>
</tr>
<tr>
<td>K</td>
<td>0.19</td>
<td>0.29</td>
<td>0.007</td>
<td>0.012</td>
</tr>
<tr>
<td>K1</td>
<td>0.19</td>
<td>0.29</td>
<td>0.007</td>
<td>0.010</td>
</tr>
<tr>
<td>L</td>
<td>6.40 BSC</td>
<td>0.252 BSC</td>
<td></td>
<td></td>
</tr>
<tr>
<td>M</td>
<td></td>
<td></td>
<td>0&quot;</td>
<td>0&quot;</td>
</tr>
</tbody>
</table>

### NOTES:

2. CONTROLLING DIMENSION: MILLIMETER.
3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.
5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION.
6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.
7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE W.

---

**ON Semiconductor** and **are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.**

---

**LITERATURE FULFILLMENT:**

Literature Distribution Center for ON Semiconductor
P.O. Box 61312, Phoenix, Arizona 85082-1312 USA
Phone: 480-282-7710 or 800-344-3860 Toll Free USA/Canada
Fax: 480-282-7709 or 800-344-3867 Toll Free USA/Canada
Email: orderlit@onsemi.com

**N. American Technical Support:** 800–282–9855 Toll Free
USA/Canada

**Japan: ON Semiconductor, Japan Customer Focus Center**
2-9-1 Kamimeguro, Meguro-ku, Tokyo, Japan 153-0051
Phone: 81–3–5773–3850

**ON Semiconductor Website:** http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.