

# **PeakSwitch<sup>®</sup> Family** Enhanced, Energy-Efficient, Off-Line Switcher IC With Super Peak Power Performance

# **Product Highlights**

### **EcoSmart**<sup>®</sup> – Extremely Energy-Efficient

- Standby output power ≥0.6 W for 1 W input (high line)
- Sleep mode power ≥2.4 W at 3 W input (high line)
- No-load consumption <200 mW at 265 VAC input
- Surpasses California Energy Commission (CEC), ENERGY STAR, and EU requirements

### PeakSwitch Features Reduce System Cost

- Delivers peak power of up to three times maximum continuous output power
- 277 kHz operation during peak power signifcantly reduces transformer size
- Programmable smart AC line sensing provides latching shutdown during short circuit, overload and open loop faults, and prevents glitches during power down or brownout
- Two external components reset latch on AC removal
- Adaptive switching cycle on-time extension increases low line peak output power, minimizing bulk capacitor size
- Adaptive current limit reduces output overload power
- Frequency jittering reduces EMI flter cost
- Tight I<sup>2</sup>f tolerances and negligible temperature variation of key parameters ease design and lower cost
- Accurate hysteretic thermal shutdown with automatic recovery provides complete system level overload protection and eliminates need for manual reset

### Better System Cost/Performance over RCC & Discrete

- Simple ON/OFF control no loop compensation needed
- Very low component count higher reliability and single side printed circuit board
- High bandwidth provides fast turn on with no overshoot and excellent transient load response
- Peak current limit operation rejects line frequency ripple
- Built-in current limit and hysteretic thermal protection

### Applications

- Inkjet printer
- Data storage, audio amplifer, DC motor drives

# Description

*PeakSwitch* is designed to address applications with high peakto-continuous power ratio demands. The very high switching frequency during peak power loads and excellent load transient response reduce system cost as well as component count and size. *PeakSwitch* incorporates a 700 V power MOSFET, oscillator, high voltage switched current source for startup, current limit,



Figure 1. Typical Peak Power Application.

| OUTPUT POWER TABLE          |                               |                              |                               |                              |  |  |
|-----------------------------|-------------------------------|------------------------------|-------------------------------|------------------------------|--|--|
| <b>PRODUCT</b> <sup>3</sup> | 230 VA                        | C ±15%                       | 85-265 VAC                    |                              |  |  |
|                             | Adapter<br>Cont. <sup>1</sup> | Adapter<br>Peak <sup>2</sup> | Adapter<br>Cont. <sup>1</sup> | Adapter<br>Peak <sup>2</sup> |  |  |
| PKS603 P                    | 13 W                          | 32 W                         | 9 W                           | 25 W                         |  |  |
| PKS604 P                    | 23 W                          | 56 W                         | 16 W                          | 44 W                         |  |  |
| PKS604 Y/F                  | 35 W                          | 56 W                         | 23 W                          | 44 W                         |  |  |
| PKS605 P                    | 31 W                          | 60 W                         | 21 W                          | 44 W                         |  |  |
| PKS605 Y/F                  | 46 W                          | 79 W                         | 30 W                          | 58 W                         |  |  |
| PKS606 P                    | 35 W                          | 66 W                         | 25 W                          | 46 W                         |  |  |
| PKS606 Y/F                  | 68 W                          | 117 W                        | 45 W                          | 86 W                         |  |  |
| PKS607 Y/F                  | 75 W                          | 126 W                        | 50 W                          | 93 W                         |  |  |

Table 1.

Notes:

- Typical continuous power in a non-ventilated enclosed adapter measured at +50 °C ambient.
- Typical peak power for a period of 100 ms and a duty cycle of 10% in a non-ventilated enclosed adapter measured at +50 °C (see Key Applications section for details).

3. See Part Ordering Information.

and thermal shutdown onto a monolithic device. In addition, these devices incorporate auto-restart, line under-voltage sense and frequency jittering. An innovative design minimizes audio frequency components in the simple ON/OFF control scheme to practically eliminate audible noise with standard varnished transformer construction.



Figure 2. Functional Block Diagram.

# **Pin Functional Description**

### DRAIN (D) Pin:

The power MOSFET drain connection provides internal operating current for both startup and steady-state operation.

## **BYPASS (BP) Pin:**

A0.33  $\mu$ F external bypass capacitor for the internally generated 5.8 V supply is connected to this pin. In typical applications, this pin must be externally supplied via a bias winding.

### ENABLE/UNDER-VOLTAGE (EN/UV) Pin:

This pin has dual functions: enable input and line under-voltage sense. During normal operation, switching of the power MOSFET is controlled by this pin. MOSFET switching is disabled when a current greater than 240  $\mu$ A is drawn from this pin. This pin may also sense line under-voltage conditions through either an external resistor connected to the DC line voltage or an AC sense circuit.

### SOURCE (S) Pin:

This is the MOSFET source connection for high voltage return and control circuit common.



Figure 3. Pin Configuration.

### GROUND (GND) Pin (Y or F Package Only):

This is the signal ground for the bypass capacitor and optocoupler.





# PeakSwitch Functional Description

*PeakSwitch* integrates a 700 V power MOSFET switch with a power supply controller on the same die. Unlike conventional pulse width modulation (PWM) controllers, *PeakSwitch* uses a simple ON/OFF control to regulate the output voltage.

The controller consists of an oscillator, enable circuit (sense and logic), current-limit state machine, 5.8 V regulator, BYPASS pin under-voltage circuit, overtemperature protection, current limit circuit, and leading edge blanking. *PeakSwitch* incorporates additional circuitry for adaptive current limit, line under-voltage sense, programmable smart line sense, auto-restart, adaptive switching cycle on-time extension, and frequency jitter. Figure 2 is a functional block diagram of the device's most important features.

#### Oscillator

The typical oscillator frequency is internally set to an average of 277 kHz. Two signals are generated from the oscillator: the maximum duty cycle  $(DC_{MAX})$  signal and the clock signal that indicates the beginning of each cycle.

The oscillator incorporates circuitry that introduces a small amount of frequency jitter, typically 16 kHz peak-to-peak, to minimize EMI emission. The modulation rate of the frequency jitter is set to 1.1 kHz to optimize EMI reduction for both average and quasi-peak emissions. The frequency jitter should be measured with the oscilloscope triggered at the falling edge of the DRAIN waveform. The waveform in Figure 4 illustrates the frequency jitter.

#### **Enable Input and Current-Limit State Machine**

The enable input circuit at the EN/UV pin consists of a low impedance source follower output set at 1.0 V. The current

through the source follower is limited to 240  $\mu$ A. When the current out of this pin exceeds 240  $\mu$ A, a low logic level (disable) is generated at the output of the enable circuit. This enable circuit output is sampled at the beginning of each cycle on the rising edge of the clock signal. If high, the power MOSFET is turned on for that cycle (enabled). If low, the power MOSFET remains off (disabled). Since the sampling is done only at the beginning of each cycle, subsequent changes in the EN/UV pin voltage or current during the remainder of the cycle are ignored.

The current-limit state machine reduces the current limit by discrete amounts at light loads when *PeakSwitch* is likely to switch in the audible frequency range. The lower current limit raises the effective switching frequency above the audio range and reduces the transformer fux density, including the associated audible noise. The state machine monitors the sequence of EN/UV pin voltage levels to determine the load condition and adjusts the current limit level accordingly in discrete amounts.

Under most operating conditions (except when close to no-load), the low impedance of the source follower keeps the voltage on the EN/UV pin from going much below 1.0 V in the disabled state. This improves the response time of the optocoupler that is usually connected to this pin.

#### 5.8 V Regulator and 6.3 V Shunt Voltage Clamp

The 5.8 V regulator charges the bypass capacitor connected to the BYPASS pin to 5.8 V by drawing a current from the voltage on the DRAIN pin whenever the MOSFET is off. The BYPASS pin is the internal supply voltage node. When the MOSFET is on, the *PeakSwitch* operates from the energy stored in the bypass capacitor. The voltage on the DRAIN pin powers the bypass during start-up.

There is a 6.3 V shunt regulator clamping the BYPASS pin at 6.3 V when current is provided through an external resistor from the bias winding in normal operation. Powering the *PeakSwitch* 



INTEG:



Figure 6. PeakSwitch Auto-Restart Operation.

the line under-voltage sense circuit prevents a restart attempt until the AC input voltage is removed ( $I_{EN} < 25 \mu A$ ). Then the internal auto-restart latch is reset and the power MOSFET switching will resume once the AC input voltage is applied again ( $I_{EN} > 25 \mu A$ ). This effectively provides a latching shutdown function with AC reset during such a fault condition.

When a brownout or line sag occurs, output regulation may be lost and the EN/UV pin will receive no feedback (it is pulled low). After 30 ms of no feedback, MOSFET switching is disabled. Since the AC line is abnormally low ( $I_{EN} < 25 \mu A$ ) MOSFET switching remains disabled until normal line voltage is restored. The power MOSFET switching will resume once the AC input returns to normal ( $I_{EN} > 25 \mu A$ ). This effectively disables the latching shutdown function during such a condition.

#### Auto-Restart (UV resistor not present)

In the event of a fault condition such as output overload, output short circuit or an open loop condition, *PeakSwitch* enters into auto-restart operation. An internal counter clocked by the oscillator is reset every time the EN/UV pin is pulled low. When the EN/UV pin receives no feedback for 30 ms, the power MOSFET switching is disabled for 5 seconds (150 ms for the frst auto-restart event). The auto-restart alternately enables and disables the switching of the power MOSFET until the fault condition is removed. Figure 6 illustrates auto-restart circuit operation in the presence of an output short circuit.

#### Adaptive Switching Cycle On-time Extension

Adaptive switching cycle on-time extension keeps the MOSFET on until current limit is reached, instead of terminating after the  $DC_{MAX}$  signal goes low. This on-time extension is adaptive because it only occurs after the ENABLE pin has been high for approximately 750  $\mu$ s, a condition that would arise if the



peak output power was required in low line conditions. On-time extension is disabled during the startup of the power supply.

### PeakSwitch Operation

*PeakSwitch* devices operate in the current-limit mode. When enabled, the oscillator turns the power MOSFET on at the beginning of each cycle. The MOSFET is turned off when the current ramps up to the current limit or when the  $DC_{MAX}$  limit is reached. Since the highest current limit level and frequency



Figure 7. PeakSwitch Operation at Near Maximum Loading.



Figure 8. PeakSwitch Operation at Moderately Heavy Loading.

low. circuit for improved accuracy.

## ON/OFF Operation with Current-Limit State Machine

beginning of decide whether or on the

PI-2377-091100



Figure 12. PeakSwitch Power Up Without Optional External UV Resistor Connected to EN/UV Pin.



Figure 13. Normal Power Down Timing (Without UV).

At maximum peak load, *PeakSwitch* will conduct during nearly all of its clock cycles (Figure 7). At the rated continuous load, it will "skip" additional cycles in order to maintain voltage regulation at the power supply output (Figure 8). At medium loads, cycles will be skipped and the current limit will be reduced (Figure 9). At very light loads, the current limit will be reduced even further (Figure 10). Only a small percentage of cycles will occur to satisfy the internal power consumption of the power supply at no-load.

The response time of the ON/OFF control scheme is very fast compared to normal PWM control. This provides tight regulation and excellent transient response.



Figure 14. Slow Power Down Timing With Optional External (4 MΩ) UV Resistor Connected to EN/UV Pin.

#### Power Up/Down

The *PeakSwitch* requires only a 0.33  $\mu$ F capacitor on the BYPASS pin. Because of its small size, the time to charge this capacitor is kept to an absolute minimum, typically less than 1.5 ms. Due to the fast nature of the ON/OFF feedback, there is no overshoot at the power supply output. When an external resistor is connected from the positive DC input to the EN/UV pin, the power MOSFET switching will be delayed during power up until the DC line voltage exceeds the threshold (100 V). Figures 11 and 12 show the power up timing waveform in applications with and without an external resistor (4 M $\Omega$ ) connected to the EN/UV pin.

During power down, when an external resistor is used, the power MOSFET will switch for 30 ms after the output loses regulation. The power MOSFET will then remain off without any glitches since the under-voltage function prohibits restart when the line voltage is low.

Figure 13 illustrates a typical power-down timing waveform. Figure 14 illustrates a very slow power-down timing waveform as in standby applications. An external resistor is connected to the EN/UV pin in this case to prevent unwanted restarts.

#### **Current Limit Operation**

Each switching cycle is terminated when the DRAIN current reaches the current limit of the *PeakSwitch*. Current limit operation provides good line ripple rejection.

#### **BYPASS Pin Capacitor**

The BYPASS pin uses a small 0.33 uF ceramic capacitor for decoupling the internal power supply.





Figure 15. PeakSwitch PKS606Y, 32 W Continuous, 81 W Peak, Universal Input Power Supply.

off the power supply. This protects the load and supply from a continuous fault condition. Removing the AC input resets this condition.

The output voltage is determined by the Zener diode VR2, the voltage drop across R12 and the forward drop of D9 and the LED of optocoupler U2. Resistor R13 provides bias current through D9 and VR2, to ensure that VR2 is operating close to its knee voltage, while R12 sets the overall gain of the feedback loop. Capacitor C15 boosts high frequency loop gain to help distribute the enabled switching cycles and reduce pulse grouping.

When the output voltage exceeds the feedback threshold voltage, current will fow in the optocoupler LED, causing current fow in the transistor of the optocoupler. When this exceeds the ENABLE pin threshold current the next switching cycle is inhibited, as the output voltage falls (below the feedback threshold) a conduction cycle is allowed to occur and by adjusting the number of enabled cycles output regulation is maintained. As the load reduces the number of enabled cycles decreases, lowering the effective switching frequency and scaling switching losses with load. This provides almost constant effciency down to very light loads, ideal for meeting energy effciency requirements.

*PeakSwitch* device U1 is supplied from an auxillary winding on the transformer which is rectifed and fltered by D7 and C6. Resistor R7 provides approximately 2 mA of supply current into the BYPASS pin capacitor C8. During startup or fault conditions when the bias voltage is low, the BYPASS pin is supplied from a high voltage current source within U1, eliminating the need for separate startup components.

Components Q1-2, R9-11, R14, C13, C16, and VR3 form an overvoltage and overcurrent protection circuit. An output overvoltage or overcurrent condition fres SCR Q2, clamping the output voltage and forcing *PeakSwitch* U1 into latching shutdown after 30 ms. The low pass flter formed by R10 and C13 adds a delay to the over-current sense. The shutdown condition can be reset by briefy removing AC power for ~3 seconds (maximum). The latching function within *PeakSwitch* signif cantly reduces the size of the SCR and output rectifer, D8, as the short circuit current only fows for 50 ms before the supply latches off.

This design meets EN55022 Class B conducted EMI with >10 dB margin even with the output RTN directly connected to earth ground.

# **Key Application Considerations**

### PeakSwitch Design Considerations

#### **Output Power Table**

The data sheet maximum output power table (Table 1) represents

the maximum practical continuous output power level that can be obtained under the following assumed conditions:

- The minimum DC input voltage is 100 V or higher for 85 VAC input, or 220 V or higher for 230 VAC input or single 100/115 VAC with a voltage doubler.
- Effciency of 70% for Y/F packaged devices, 75% for P packaged devices at 85-265 VAC, 75% for 230 VAC input all packages
- 3. Minimum datasheet value of  $I^2f$
- 4. Transformer primary inductance tolerance of  $\pm 10\%$
- 5. Refected output voltage  $(V_{OR})$  of 135 V
- 6. Voltage only output of 15 V with an ultra fast PN rectifer diode
- 7. Continuous conduction mode operation with transient  $K_{\rm p} {}^{*}$  value of 0.25
- 8. Suffcient heatsinking is provided, either externally (Y/F packages) or through an area of PC board copper (Ppackage) to keep the SOURCE pin or tab temperature at or below 110 °C.
- 9. Device ambient temperature of 50 °C for open frame designs and 40 °C for sealed adapters

\*Below a value of 1,  $K_p$  is the ratio of ripple to peak primary current. To prevent reduced power capability due to premature termination of switching cycles, a transient  $K_p$  limit of 0.25 is recommended. This avoids the initial current limit ( $I_{INIT}$ ) being exceeded at MOSFET turn on.

### Peak vs. Continuous Power

*PeakSwitch* devices have current limit values that allow the specifed peak power values in the power table. With suff cient heatsinking, these power levels could be provided continuously, however this may not be practical in many applications. *PeakSwitch* is optimized for use in applications that have short duration, high peak power demand, but a signif cantly lower continuous or average power. Typical ratios would be  $P_{PEAK} \ge 2 \times P_{AVE}$ . The high switching frequency of *PeakSwitch* allows a small core size to be selected to deliver the peak power, but the short duration prevents the transformer winding from overheating. As average power increases, it may be necessary to select a larger transformer to allow increased copper area for the windings based on the measured transformer temperature.

The power table provides some guidance between peak power and continuous power in sealed adapters, however specifc applications may differ. For example, if the peak power condition is very low duty cycle, say a 2 second peak occurring only at power up to accelerate a hard disk drive, then the transformer's thermal rise is only a function of the continuous power. However, if the peak power occurs every 200 ms for 50 ms then it would need to be considered.

In all cases, the acceptable temperature rise of the *PeakSwitch* and transformer should be verifed under worst case ambient and load conditions.





Figure 17. Recommended Layout for PeakSwitch in (a) P and (b) Y/F Packages.



## **ABSOLUTE MAXIMUM RATINGS**<sup>(1,4)</sup>

| DRAIN Voltage                                 | 0.3 V to 700 V                                              |
|-----------------------------------------------|-------------------------------------------------------------|
| DRAIN Peak Current:                           | $\dots 2 \times I_{I \text{ IMIT}} \text{ (Typical)}^{(5)}$ |
| EN/UV Voltage                                 | -0.3 V to 9 V                                               |
| EN/UV Current                                 | 100 mA                                                      |
| BYPASS Voltage                                | 0.3 V to 9 V                                                |
| Storage Temperature                           | 65 °C to 150 °C                                             |
| Operating Junction Temperature <sup>(2)</sup> | 40 °C to 150 °C                                             |
| Lead Temperature <sup>(3)</sup>               |                                                             |
|                                               |                                                             |

- Notes:
  - 1. All voltages referenced to SOURCE,  $T_A = 25 \text{ °C}$ .
  - 2. Normally limited by internal circuitry.
- 3. 1/16 in. from case for 5 seconds.
- 4. Maximum ratings specifed may be applied one at a time, without causing permanent damage to the product. Exposure to Absolute Maximum Rating conditions for extended periods of time may affect product reliability.
- 5. Peak DRAIN current is allowed while the DRAIN voltage is simultaneously less than 400 V. See also Figure 29.

## **THERMAL IMPEDANCE**

| Thermal Impedance: | Y/F Package:          |         |
|--------------------|-----------------------|---------|
|                    | $(\theta_{IA})^{(1)}$ | 30 °C/W |

P Package:

### Notes:

- 1. Free standing with no heatsink.
- 2. Measured at the back surface of tab.
- 3. Soldered to 0.36 sq. in. (232 mm<sup>2</sup>), 2 oz. (610 g/m<sup>2</sup>) copper clad.

4. Soldered to 1 sq. in.  $(645 \text{ mm}^2)$ , 2 oz.  $(610 \text{ g/m}^2)$  copper clad. 

| Parameter                                  | Symbol            | <b>Conditions</b><br>SOURCE = 0 V; T <sub>J</sub> = -40 to 125 °C<br>See Figure 18<br>(Unless Otherwise Specified) |                            |                  | Min   | Тур  | Мах  | Units |
|--------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------|----------------------------|------------------|-------|------|------|-------|
| CONTROL FUNCTIONS                          |                   |                                                                                                                    |                            |                  |       |      |      |       |
| Output Frequency                           | f                 | T <sub>J</sub> = 25 °C                                                                                             |                            | Average          |       | 277  | 304  | kHz   |
|                                            | OSC               | See Figure 4                                                                                                       | F                          | Peak-Peak Jitter |       | 16   |      |       |
| Maximum Duty<br>Cycle                      | DC <sub>MAX</sub> | S1 Open                                                                                                            |                            | 62               | 65    | 68   | %    |       |
| EN/UV Pin Turn<br>Off Threshold<br>Current | I <sub>DIS</sub>  |                                                                                                                    |                            |                  | -350  | -240 | -200 | μA    |
| EN/UV Pin                                  | M                 | I <sub>EN/UV</sub> = -125 μA                                                                                       |                            | 0.4              | 1.0   | 1.5  | v    |       |
| Voltage                                    |                   | I <sub>EN</sub>                                                                                                    | Ι <sub>ΕΝ/UV</sub> = 25 μΑ |                  | 1.3   | 2.0  |      | 2.7   |
| DRAIN Supply<br>Current                    | I <sub>S1</sub>   | $V_{EN/UV} = 0 V$                                                                                                  |                            | 350              | 475   | 600  |      |       |
|                                            | I <sub>s2</sub>   | EN/UV Open<br>(MOSFET<br>Switching)<br>See Note A, B                                                               |                            | PKS603           | 460   | 570  | 690  | μA    |
|                                            |                   |                                                                                                                    | n                          | PKS604           | 600   | 725  | 870  |       |
|                                            |                   |                                                                                                                    |                            | PKS605           | 700   | 875  | 1050 |       |
|                                            |                   |                                                                                                                    | В                          | PKS606           | 950   | 1175 | 1400 |       |
|                                            |                   |                                                                                                                    |                            | PKS607           | 1160  | 1430 | 1700 |       |
| BYPASS Pin<br>Charge Current               | I <sub>CH1</sub>  | V <sub>BP</sub> = 0 V,<br>T <sub>J</sub> = 25 °C<br>See Note C                                                     |                            | PKS603-604       | -7.5  | -5.0 | -2.5 | mA    |
|                                            |                   |                                                                                                                    | ;                          | PKS605-607       | -10.0 | -6.6 | -3.2 |       |
|                                            | I <sub>CH2</sub>  | $V_{BP} = 4 V,$<br>T = 25 °C                                                                                       |                            | PKS603-604       | -4.5  | -3.0 | -1.5 |       |
|                                            |                   | See Note C                                                                                                         | ;                          | PKS605-607       | -6.5  | -4.5 | -2.5 |       |



**Power Coefficient** 

| Parameter                       | Symbol              | <b>Conditions</b><br>SOURCE = 0 V; T <sub>J</sub> = -40 to 125 °C<br>See Figure 18<br>(Unless Otherwise Specified) |                                                                 | Min                                | Тур  | Max  | Units |
|---------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|------------------------------------|------|------|-------|
| CIRCUIT PROTECTION (cont.)      |                     |                                                                                                                    |                                                                 |                                    |      |      |       |
| Initial Current Limit           | I <sub>INIT</sub>   | See Fi<br>See I                                                                                                    | gure 21<br>Note F                                               | 0.75 	imes I <sub>LIMIT(Min)</sub> |      |      | mA    |
| Leading Edge<br>Blanking Time   | t <sub>LEB</sub>    | T <sub>J</sub> =<br>See I                                                                                          | 25 °C<br>Note F                                                 | 170                                | 215  |      | ns    |
| Current Limit<br>Delay          | t <sub>ILD</sub>    | T <sub>J</sub> =<br>See No                                                                                         | 25 °C<br>otes F, G                                              |                                    | 150  |      | ns    |
| Thermal Shutdown<br>Temperature |                     |                                                                                                                    |                                                                 | 135                                | 142  | 150  | °C    |
| Thermal Shutdown<br>Hysteresis  |                     |                                                                                                                    |                                                                 |                                    | 75   |      | °C    |
| OUTPUT                          |                     |                                                                                                                    |                                                                 |                                    |      | ,    |       |
|                                 |                     | PKS603                                                                                                             | T <sub>J</sub> = 25 °C                                          |                                    | 7.8  | 9.0  |       |
|                                 |                     | I <sub>D</sub> = 81 mA                                                                                             | T <sub>J</sub> = 100 °C                                         |                                    | 11.7 | 13.5 |       |
|                                 | R <sub>ds(on)</sub> | PKS604                                                                                                             | T <sub>J</sub> = 25 °C                                          |                                    | 5.2  | 6.0  | Ω     |
|                                 |                     | l <sub>D</sub> = 150 mA                                                                                            | T <sub>J</sub> = 100 °C                                         |                                    | 7.8  | 9.0  |       |
| ON-State<br>Resistance          |                     | PKS605                                                                                                             | T <sub>J</sub> = 25 °C                                          |                                    | 3.9  | 4.5  |       |
|                                 |                     | I <sub>D</sub> = 200 mA                                                                                            | T <sub>J</sub> = 100 °C                                         |                                    | 5.8  | 6.7  |       |
|                                 |                     | PKS606<br>I <sub>D</sub> = 300 mA<br>PKS607                                                                        | T <sub>J</sub> = 25 °C                                          |                                    | 2.6  | 3.0  |       |
|                                 |                     |                                                                                                                    | T <sub>J</sub> = 100 °C                                         |                                    | 3.9  | 4.5  |       |
|                                 |                     |                                                                                                                    | T <sub>J</sub> = 25 °C                                          |                                    | 2.0  | 2.3  |       |
|                                 |                     | $I_{\rm D} = 300  {\rm mA}$                                                                                        |                                                                 | 3.0                                | 3.5  |      |       |
| OFF-State Drain                 |                     | $V_{BP} = 6.2 V$ $V_{EN/UV} = 0 V$ $V_{DS} = 560 V$ $T_{J} = 125 \text{ °C}$ See Note H                            |                                                                 |                                    |      | 200  | μA    |
|                                 | I <sub>DSS2</sub>   | $V_{BP} = 6.2 V$<br>$V_{EN/UV} = 0 V$                                                                              | V <sub>DS</sub> = 375 V<br>T <sub>J</sub> = 50 °C<br>See Note H |                                    | 15   |      |       |
| Breakdown<br>Voltage            | BV <sub>DSS</sub>   | $V_{BP} = 6.2 \text{ V}, V_{EN/UV} = 0 \text{ V},$<br>See Note I, $T_{J} = 25 \text{ °C}$                          |                                                                 | 700                                |      |      | v     |
| Drain Supply<br>Voltage         |                     |                                                                                                                    |                                                                 | 50                                 |      |      | V     |
| Output EN/UV<br>Delay           | t <sub>EN/UV</sub>  | See Figure 20                                                                                                      |                                                                 |                                    |      | 5    | μs    |
| Output Disable<br>Setup Time    | t <sub>DST</sub>    |                                                                                                                    |                                                                 |                                    | 0.5  |      | μs    |



INTEG:





Figure 19. Duty Cycle Measurement.

Figure 20. Output Enable Timing.



Figure 21. Current Limit Envelope.



# **Typical Performance Characteristics (cont.)**



Figure 28. Under-Voltage Threshold vs. Temperature.



Figure 29. Maximum Allowable Drain Current vs. Drain Voltage.











| Revision | Notes                                                                                                                                                           | Date |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| F        | 1) Final Release Data Sheet.                                                                                                                                    | 3/06 |
| G        | Revised device symbol in Figures 1 and 15 to be consistent with other PI documentation (added second ground connection). Revised layout of Figure 17 (PI-4326). | 4/06 |
| Н        | Revised grounding in Figure 1 to match actual implementation.                                                                                                   | 6/06 |
| Ι        | Added PKS607.                                                                                                                                                   | 2/07 |

#### For the latest updates, visit our website: www.powerint.com

Power Integrations reserves the right to make changes to its products at any time to improve reliability or manufacturability. Power Integrations does not assume any liability arising from the use of any device or circuit described herein. POWER INTEGRATIONS MAKES NO WARRANTY HEREIN AND SPECIFICALLY DISCLAIMS ALL WARRANTIES INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF THIRD PARTY RIGHTS.

#### PATENT INFORMATION

The products and applications illustrated herein (including transformer construction and circuits external to the products) may be covered by one or more U.S. and foreign patents, or potentially by pending U.S. and foreign patent applications assigned to Power Integrations. A complete list of Power Integrations' patents may be found at www.powerint.com. Power Integrations grants its customers a license under certain patent rights as set forth at http://www.powerint.com/ip.htm.

#### LIFE SUPPORT POLICY

POWER INTEGRATIONS' PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF POWER INTEGRATIONS. As used herein:

- 1. A Life support device or system is one which, (i) is intended for surgical implant into the body, or (ii) supports or sustains life, and (iii) whose failure to perform, when properly used in accordance with instructions for use, can be reasonably expected to result in significant injury or death to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

# The PI logo, **TOPSwitch**, **TinySwitch**, **LinkSwitch**, **DPA-Switch**, **PeakSwitch**, **Clampless**, **EcoSmart**, **E-Shield**, **Filterfuse**, **StackFET**, **PI Expert** and **PI FACTS** are trademarks of Power Integrations, Inc. Other trademarks are property of their

respective companies. ©Copyright 2007, Power Integrations, Inc.

## **Power Integrations Worldwide Sales Support Locations**

#### WORLD HEADQUARTERS

5245 Hellyer Avenue San Jose, CA 95138, USA. Main: +1-408-414-9200 Customer Service: Phone: +1-408-414-9665 Fax: +1-408-414-9765 *e-mail: usasales@powerint.com* 

#### CHINA (SHANGHAI)

Rm 807-808A Pacheer Commercial Centre, 555 Nanjing Rd. West Shanghai, P.R.C. 200041 Phone: +86-21-6215-5548 Fax: +86-21-6215-2468 *e-mail: chinasales@powerint.com* 

#### CHINA (SHENZHEN)

Rm 2206-2207, Block A, Electronics Science & Technology Bldg. 2070 Shennan Zhong Rd. Shenzhen, Guangdong, China, 518031 Phone: +86-755-8379-3243 Fax: +86-755-8379-5828 *e-mail: chinasales@powerint.com*  GERMANY

Rueckertstrasse 3 D-80336, Munich Germany Phone: +49-89-5527-3910 Fax: +49-89-5527-3920 *e-mail: eurosales@powerint.com* 

#### INDIA

#1, 14th Main Road
Vasanthanagar
Bangalore-560 052, India
Phone: +91-80-4113-8020
Fax: +91-80-4113-8023
e-mail: indiasales@powerint.com

#### ITALY

Via De Amicis 2 20091 Bresso MI Italy Phone: +39-028-928-6000 Fax: +39-028-928-6009 *e-mail: eurosales@powerint.com*  JAPAN 1st Bldg Shin-Yokohama 2-12-20 Kohoku-ku, Yokohama-shi, Kanagawa ken, Japan 222-0033 Phone: +81-45-471-1021 Fax: +81-45-471-3717 *e-mail: japansales@powerint.com* 

#### KOREA

RM 602, 6FL Korea City Air Terminal B/D, 159-6 Samsung-Dong, Kangnam-Gu, Seoul, 135-728, Korea Phone: +82-2-2016-6610 Fax: +82-2-2016-6630 *e-mail: koreasales@powerint.com* 

#### SINGAPORE

51 Newton Road #15-08/10 Goldhill Plaza Singapore, 308900 Phone: +65-6358-2160 Fax: +65-6358-2015 *e-mail: singaporesales@powerint.com* 

#### TAIWAN

5F, No. 318, Nei Hu Rd., Sec. 1 Nei Hu Dist. Taipei 114, Taiwan R.O.C. Phone: +886-2-2659-4570 Fax: +886-2-2659-4550 *e-mail: taiwansales@powerint.com* 

#### UNITED KINGDOM

1st Floor, St. James's House East Street, Farnham Surrey GU9 7TJ United Kingdom Phone: +44 (0) 1252-730-140 Fax: +44 (0) 1252-727-689 *e-mail: eurosales@powerint.com* 

APPLICATIONS HOTLINE World Wide +1-408-414-9660

APPLICATIONS FAX World Wide +1-408-414-9760



