

# FDD3670

# 100V N-Channel PowerTrench MOSFET

## **General Description**

This N-Channel MOSFET has been designed specifically to improve the overall efficiency of DC/DC converters using either synchronous or conventional switching PWM controllers.

These MOSFETs feature faster switching and lower gate charge than other MOSFETs with comparable  $R_{\text{DS(ON)}}$  specifications.

The result is a MOSFET that is easy and safer to drive (even at very high frequencies), and DC/DC power supply designs with higher overall efficiency.

### **Features**

- 34 A, 100 V.  $R_{DS(ON)} = 32 \text{ m}\Omega$  @  $V_{GS} = 10 \text{ V}$  $R_{DS(ON)} = 35 \text{ m}\Omega$  @  $V_{GS} = 6 \text{ V}$
- Low gate charge (57 nC typical)
- Fast switching speed
- High performance trench technology for extremely low R<sub>DS(ON)</sub>
- High power and current handling capability





## Absolute Maximum Ratings T<sub>A</sub>=25°C unless otherwise noted

| Symbol                            | Parameter                                         |           | Ratings     | Units |
|-----------------------------------|---------------------------------------------------|-----------|-------------|-------|
| V <sub>DSS</sub>                  | Drain-Source Voltage                              |           | 100         | V     |
| $V_{GSS}$                         | Gate-Source Voltage                               |           | ±20         | V     |
| I <sub>D</sub>                    | Drain Current - Continuous                        | (Note 1)  | 34          | Α     |
|                                   | Drain Current - Pulsed                            | (Note 3)  | 100         |       |
| P <sub>D</sub>                    | Maximum Power Dissipation @ T <sub>C</sub> = 25°C | (Note 1)  | 83          | W     |
|                                   | @ T <sub>A</sub> = 25°C                           | (Note 1a) | 3.8         |       |
|                                   | @ T <sub>A</sub> = 25°C                           | (Note 1b) | 1.6         |       |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range  |           | −55 to +175 | °C    |

## **Thermal Characteristics**

| R <sub>0</sub> JC | Thermal Resistance, Junction-to-Case    | (Note 1)  | 1.8 | °C/W |
|-------------------|-----------------------------------------|-----------|-----|------|
| R <sub>0JA</sub>  | Thermal Resistance, Junction-to-Ambient | (Note 1b) | 96  | °C/W |

## **Package Marking and Ordering Information**

| Device Marking Device |         | Reel Size | Tape width | Quantity   |  |
|-----------------------|---------|-----------|------------|------------|--|
| FDD3670               | FDD3670 | 13"       | 16mm       | 2500 units |  |

| Symbol                                      | Parameter                                         | Test Conditions                                                                                                                                                                                     | Min | Тур            | Max            | Units |
|---------------------------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------|----------------|-------|
| Drain-Sc                                    | ource Avalanche Ratings (Note                     | 2)                                                                                                                                                                                                  | I   | I              | I              | I     |
| W <sub>DSS</sub>                            | Single Pulse Drain-Source<br>Avalanche Energy     | $V_{DD} = 50 \text{ V}, \qquad I_D = 7.3 \text{ A}$                                                                                                                                                 |     |                | 360            | mJ    |
| l <sub>AR</sub>                             | Maximum Drain-Source Avalanche Current            |                                                                                                                                                                                                     |     |                | 7.3            | Α     |
| Off Char                                    | acteristics                                       |                                                                                                                                                                                                     |     |                |                |       |
| BV <sub>DSS</sub>                           | Drain-Source Breakdown Voltage                    | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$                                                                                                                                                       | 100 |                |                | V     |
| <u>ΔBV<sub>DSS</sub></u><br>ΔT <sub>J</sub> | Breakdown Voltage Temperature Coefficient         | $I_D$ = 250 $\mu$ A, Referenced to 25°C                                                                                                                                                             |     | 92             |                | mV/°C |
| I <sub>DSS</sub>                            | Zero Gate Voltage Drain Current                   | $V_{DS} = 80 \text{ V},  V_{GS} = 0 \text{ V}$                                                                                                                                                      |     |                | 10             | μΑ    |
| GSSF                                        | Gate-Body Leakage, Forward                        | $V_{GS} = 20 \text{ V},  V_{DS} = 0 \text{ V}$                                                                                                                                                      |     |                | 100            | nA    |
| GSSR                                        | Gate-Body Leakage, Reverse                        | $V_{GS} = -20 \text{ V},  V_{DS} = 0 \text{ V}$                                                                                                                                                     |     |                | -100           | nA    |
| On Char                                     | acteristics (Note 2)                              |                                                                                                                                                                                                     |     |                | •              |       |
| V <sub>GS(th)</sub>                         | Gate Threshold Voltage                            | $V_{DS} = V_{GS}, I_{D} = 250 \mu\text{A}$                                                                                                                                                          | 2   | 2.5            | 4              | V     |
| ΔV <sub>GS(th)</sub><br>ΔT <sub>J</sub>     | Gate Threshold Voltage<br>Temperature Coefficient | $I_D$ = 250 $\mu$ A, Referenced to 25°C                                                                                                                                                             |     | -7.2           |                | mV/°C |
| R <sub>DS(on)</sub>                         | Static Drain–Source<br>On–Resistance              | $\begin{split} &V_{GS} = 10 \text{ V}, & I_D = 7.3 \text{ A} \\ &V_{GS} = 10 \text{ V}, I_D = 7.3 \text{ A}, T_J = 125^{\circ}\text{C} \\ &V_{GS} = 6 \text{ V}, & I_D = 7.0 \text{ A} \end{split}$ |     | 22<br>39<br>24 | 32<br>56<br>35 | mΩ    |
| I <sub>D(on)</sub>                          | On-State Drain Current                            | $V_{GS} = 10 \text{ V}, \qquad V_{DS} = 5 \text{ V}$                                                                                                                                                | 25  |                |                | Α     |
| <b>g</b> FS                                 | Forward Transconductance                          | $V_{DS} = 5 \text{ V}, \qquad I_D = 7.3 \text{ A}$                                                                                                                                                  | 15  | 31             |                | S     |
| Dvnamic                                     | Characteristics                                   |                                                                                                                                                                                                     |     |                |                |       |
| Ciss                                        | Input Capacitance                                 | $V_{DS} = 50 \text{ V}, \qquad V_{GS} = 0 \text{ V},$                                                                                                                                               |     | 2490           |                | pF    |
| Coss                                        | Output Capacitance                                | f = 1.0 MHz                                                                                                                                                                                         |     | 265            |                | pF    |
| C <sub>rss</sub>                            | Reverse Transfer Capacitance                      |                                                                                                                                                                                                     |     | 80             |                | pF    |
| Switchin                                    | g Characteristics (Note 2)                        |                                                                                                                                                                                                     |     |                | •              |       |
| t <sub>d(on)</sub>                          | Turn-On Delay Time                                | $V_{DD} = 50 \text{ V}, \qquad I_D = 1 \text{ A},$                                                                                                                                                  |     | 16             | 26             | ns    |
| t <sub>r</sub>                              | Turn-On Rise Time                                 | $V_{GS} = 10 \text{ V}, \qquad R_{GEN} = 6 \Omega$                                                                                                                                                  |     | 10             | 18             | ns    |
| t <sub>d(off)</sub>                         | Turn-Off Delay Time                               |                                                                                                                                                                                                     |     | 56             | 84             | ns    |
| t <sub>f</sub>                              | Turn-Off Fall Time                                |                                                                                                                                                                                                     |     | 25             | 40             | ns    |
| Qg                                          | Total Gate Charge                                 | $V_{DS} = 50 \text{ V}, \qquad I_{D} = 7.3 \text{ A},$                                                                                                                                              |     | 57             | 80             | nC    |
| Q <sub>gs</sub>                             | Gate-Source Charge                                | $V_{GS} = 10 \text{ V}$                                                                                                                                                                             |     | 11             |                | nC    |
| Q <sub>gd</sub>                             | Gate-Drain Charge                                 |                                                                                                                                                                                                     |     | 15             |                | nC    |
| Drain-So                                    | ource Diode Characteristics                       | and Maximum Ratings                                                                                                                                                                                 |     |                |                |       |
| ls                                          | Maximum Continuous Drain-Source                   | _                                                                                                                                                                                                   |     |                | 2.7            | Α     |
| V <sub>SD</sub>                             | Drain-Source Diode Forward<br>Voltage             | $V_{GS} = 0 \text{ V},  I_S = 2.7 \text{ A}$ (Note 2)                                                                                                                                               |     | 0.72           | 1.2            | V     |

#### Notes

 R<sub>0,N</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>0,C</sub> is guaranteed by design while R<sub>0,CA</sub> is determined by the user's board design.





b)  $R_{\theta JA} = 96^{\circ}\text{C/W}$  on a minimum mounting pad.

Scale 1:1 on letter size paper

- 2. Pulse Test: Pulse Width <  $300\mu s,$  Duty Cycle < 2.0%
- 3. Pulse Id refers to Figure.9 Forward Bias Safe Operation Area.

# **Typical Characteristics**



Figure 1. On-Region Characteristics.



Figure 3. On-Resistance Variation with Temperature.

T, JUNCTION TEMPERATURE (°C)



Figure 5. Transfer Characteristics.



Figure 2. On-Resistance Variation with Drain Current and Gate Voltage.



Figure 4. On-Resistance Variation with Gate-to-Source Voltage.



Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature.

## **Typical Characteristics**





Figure 7. Gate Charge Characteristics.



Figure 8. Capacitance Characteristics.



Figure 9. Forward Bias Safe Operating Area.





Figure 11. Junction-to-Case Transient Thermal Response Curve





#### **TRADEMARKS**

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

AccuPower™ AX-CAP® BitSiC™ Build it Now™ CorePLUS™ CorePOWER™ CROSSVOLT™

Current Transfer Logic™ DEUXPEED® Dual Cool™

EcoSPARK® EfficentMax™ **ESBC™** 

Fairchild<sup>®</sup> Fairchild Semiconductor® FACT Quiet Series™ FACT<sup>®</sup>

 $\tilde{\mathsf{FAST}^{\mathbb{R}}}$ FastvCore™ FETBench™ FPS™

F-PFS™ FRFET®

Global Power Resource<sup>SM</sup> GreenBridge™

Green FPS™ Green FPS™ e-Series™

 $Gmax^{TM}$ GTO™ IntelliMAX™ ISOPLANAR™

Marking Small Speakers Sound Louder

and Better™ MegaBuck™

MICROCOUPLER™ MicroFET™ MicroPak™

MicroPak2™ MillerDrive™ MotionMax™ mWSaver® OptoHiT™ OPTOLOGIC® OPTOPLANAR® PowerTrench® PowerXS™

Programmable Active Droop™

QFET® QS™ Quiet Series™ RapidConfigure™

Saving our world, 1mW/W/kW at a time™

SignalWise™ SmartMax™ SMART START™

Solutions for Your Success™ SPM<sup>®</sup>

STEALTH™ SuperFET® SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 SupreMOS® SyncFET™

Sync-Lock™

SYSTEM®\* TinyBoost<sup>®</sup> TinyBuck<sup>®</sup> TinyCalc™ TinyLogic<sup>®</sup> TINYOPTO™ TinyPower™ TinyPWM™ TinyWire™ TranSiC™ TriFault Detect™ TRUECURRENT®\*

**UHC®** Ultra FRFET™ UniFET™  $VCX^{TM}$ VisualMax™

μSerDes™

VoltagePlus™ XSTM.

\*Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

DISCLAIMER
FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN: NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS. NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

**LIFE SUPPORT POLICY**FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used here in:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.Fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufactures of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed application, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handing and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address and warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS **Definition of Terms**

| Datasheet Identification Product Status   |                   | Definition                                                                                                                                                                                          |  |  |
|-------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Advance Information Formative / In Design |                   | Datasheet contains the design specifications for product development. Specification may change in any manner without notice.                                                                        |  |  |
| Preliminary                               | First Production  | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |  |  |
| No Identification Needed                  | Full Production   | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |  |  |
| Obsolete                                  | Not In Production | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |  |  |