## **EUPEC** Paralleling of IGBTs

Effective factors for current sharing:

| static                         | dynamic                                                   |
|--------------------------------|-----------------------------------------------------------|
| -                              | $\Delta L_{\sigma}$                                       |
| -                              | $\Delta L_{wire}$ , $\Delta t_{on}$ , $\Delta t_{off}$    |
| $\Delta Vce_{sat'} \Delta T_j$ | $\Delta T_{j'} \Delta td_{on'} \Delta td_{off}$           |
|                                | static<br>-<br>-<br>ΔVce <sub>sat</sub> , ΔT <sub>j</sub> |

## **Recommendations:**

symmetrical design of IGBT current paths (identical stray inductances) symmetrical design of gate driver (same driver stage, seperate gate resistors, splitted Rg with appr. 1/3 of it in the emitter leads) use devices of one production lot (smallest parameter deviations guaranteed) symmetrical cooling conditions (identical heat-sink temperature and flow rate below the paralleled devices)

Dr. Schütze SM PD

## **EUPEC** Paralleling of IGBTs





Dr. Schütze SM PD