# 38 V, 3 A synchronous step-down converter with 17 µA quiescent current QFN16 (3 x 3 mm) #### **Features** - 3.5 V to 38 V operating input voltage - Output voltage from 0.85 V to V<sub>IN</sub> - 3.3 V and 5 V fixed output voltage versions - 3 A DC output current - 17 μA operating quiescent current - Internal compensation network - Two different versions: LCM for high efficiency at light loads and LNM for noise sensitive applications - 2 µA shutdown current - · Internal soft-start - Enable - · Overvoltage protection - · Output voltage sequencing - Thermal protection - 200 kHz to 2.2 MHz programmable switching frequency. Stable with low ESR capacitor - Optional spread spectrum for improved EMC - Power Good - Synchronization to external clock for LNM devices - QFN16 package #### Maturity status link L6983 ### **Applications** - Designed for 24 V buses industrial power systems - 24 V battery powered equipment - · Decentralized intelligent nodes - Sensors and always-on applications - Low noise applications ### **Description** The L6983 is an easy to use synchronous monolithic step-down regulator capable of delivering up to 3 A DC to the load. The wide input voltage range makes the device suitable for a broad range of applications. The L6983 is based on a peak current mode architecture and is packaged in a QFN16 3x3 with internal compensation thus minimizing design complexity and size. The L6983 is available both in low consumption mode (LCM) and low noise mode (LNM) versions. LCM maximizes the efficiency at light-load with controlled output voltage ripple so the device is suitable for battery-powered applications. LNM makes the switching frequency constant and minimizes the output voltage ripple for light load operations, meeting the specification for low noise sensitive applications. The L6983 allows the switching frequency to be selected in the 200 Hz - 2.2 MHz range with optional spread spectrum for improved EMC. The EN pin provides enable/disable function. The typical shutdown current is 2 $\mu A$ when disabled. As soon as the EN pin is pulled up, the device is enabled and the internal 1.3 ms soft-start takes place. The L6983 features Power Good open collector that monitors the FB voltage. Pulse-by-pulse current sensing on both power elements implements an effective constant current protection and thermal shutdown prevents thermal run-away. DS13116 - Rev 1 page 2/63 # 1 Diagram VBIAS воот LDOs VINLDO UIN 🖺 Current sensing High side driver vcc 🛚 Sense HS NMOS EN Threshold sw EN COMP EN/CLKIN Slope compensation Wake UP COMP External synch Error Amplifier Soft start Internal Oscillator VOUT/FB PWM COMP E.A. ref Skip COMP Skip. Threshold FSW O.V.P. COMP O.V.P. Threshold PWM management Ineg. Threshold PGOOD Th PGOOD COMP Zero cross COMP Thermal protection O.C.P. Valley threshold Valley O.C.P. COMP Current sensing Sense LS NMOS Low side driver PGND Figure 1. Block diagram DS13116 - Rev 1 page 3/63 # 2 Pin configuration VIN 1 VINLDO 2 AGND 3 EN/CLKIN 4 | AGND | GRAD Figure 2. Pin connection (top through view) Table 1. Pin description | Pin | Symbol | Function | |-----|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VIN | DC input voltage. | | 2 | VINLDO | DC input voltage connected to the supply rail with a simple RC filter. | | 3 | AGND | Analog ground. | | 4 | EN / CLKIN | Enable pin with internal voltage divider. Pull-down/up to disable/ enable the device. | | 4 | EIN / GLRIIN | In LNM versions, this pin is also used to provide an external clock signal, which synchronizes the device. | | 5 | PGOOD | The PGOOD open collector output is driven to low impedance when the output voltage is out of regulation and released once the output voltage becomes valid. | | 6 | VBIAS | Typically connected to the regulated output voltage, an external voltage source can be used to supply part of the analog circuitry to reduce current consumptions at light load. Connect it to AGND if not used. | | 7 | FB/VOUT | This pin operates as VOUT or FB according to the selected part number. In fixed output voltage versions, VOUT is the output voltage sensing with selected internal voltage divider. In adjustable versions, FB is output voltage sensing with eternal voltage divider. | | 8 | FSW | Connect an external resistor to program the oscillator frequency and enable the optional dithering. | | 9 | VCC | This pin supplies the embedded analog circuitry. Connect a ceramic capacitor (≥ 1 µF) to filter internal voltage reference. | | 10 | AGND | Analog ground. | | 11 | ВООТ | Connect an external capacitor (100 nF typ.) between BOOT and SW pins. The gate charge required to drive the internal NMOS is refreshed during the low-side switch conduction time. | DS13116 - Rev 1 page 4/63 | Pin | Symbol | Function | |-----|-------------|-------------------------------------------------| | 12 | VIN | DC input voltage. | | 13 | PGND | Power ground. | | 14 | SW | Switching node. | | 15 | SW | Switching node. | | 16 | PGND | Power ground. | | - | Exposed PAD | Exposed pad must be connected to AGND and PGND. | DS13116 - Rev 1 page 5/63 # 3 Typical application circuit L6983 RPGOOD VIN O VIN PGOOD D RFILT VIN BOOT wp. **○** VOUT VINLDO SW EN/CLKIN RFBH SW RFSW FSW VBIAS CIN VCC VOUT/FB [ CFILT Cvcc PGND [ AGND SRFBL AGND E.P. PGND t GND O - GND Figure 3. Basic application (adjustable version) Table 2. Typical application component | Symbol | Value | Description | |--------------------|----------------------------------|-----------------------------| | C <sub>IN</sub> | 10 μF | Input capacitor | | R <sub>FILT</sub> | 0.1 kΩ | VINLDO filter resistor | | C <sub>FILT</sub> | 1 μF | VINLDO filter capacitor | | C <sub>VCC</sub> | 1 μF | VCC bypass capacitor | | C <sub>BOOT</sub> | 100 nF | Bootstrap capacitor | | C <sub>OUT</sub> | 40 μF | Output capacitor | | R <sub>FBH</sub> | 400 kΩ | VOUT divider upper resistor | | R <sub>FBL</sub> | 82 kΩ | VOUT divider lower resistor | | L | 4.7 µH (F <sub>SW</sub> = 1 MHz) | Output inductor | | R <sub>PGOOD</sub> | 1 ΜΩ | PGOOD resistor | | R <sub>FSW</sub> | 10 kΩ | FSW setting resistor | DS13116 - Rev 1 page 6/63 °C 260 ## 4 Absolute maximum ratings Stressing the device above the rating listed in Section 4 Absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions may affect device reliability. **Parameter** Min. Max. Unit **Symbol** VIN - 0.3 42 V Maximum pin voltage **AGND** 0 0 ٧ Maximum pin voltage **PGND** Maximum pin voltage - 0.3 0.3 ٧ **BOOT** Maximum pin voltage SW - 0.3 SW + 4 V VCC Maximum pin voltage - 0.3 Min. (VIN + 0.3 V; 4 V) VOUT/FB Maximum pin voltage - 0.3 8 ٧ **FSW** VCC + 0.3 V - 0.3 Maximum pin voltage VIN + 0.3**VBIAS** Maximum pin voltage - 0.3 ٧ ΕN Maximum pin voltage - 0.3 VIN + 0.3 ٧ **PGOOD** VIN + 0.3 Maximum pin voltage - 0.3 - 0.85 VIN + 0.3 SW Maximum pin voltage - 3.8 for 0.5 ns (1) ٧ IHS, ILS High-side / Low-side RMS switch current 3 Α °C $\mathsf{T}_\mathsf{J}$ 150 Operating temperature range - 40 °C **TSTG** Storage temperature range - 65 150 Table 3. Absolute maximum ratings Lead temperature (soldering 10 sec.) ### 4.1 ESD protection **TLEAD** **Table 4. ESD performance** | Symbol | Parameter | Test conditions | Value | Unit | |--------|------------------------|---------------------|-------|------| | ESD | ESD protection voltage | НВМ | 2 | kV | | ESD | | CDM non-corner pins | 500 | V | #### 4.2 Thermal characteristics Table 5. Thermal data | Symbol | Parameter | Package | Value | Unit | |--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------|------| | R <sub>th_JA</sub> | Thermal resistance junction ambient (device soldered on the STMicroelectronics demonstration board, please refer to Section 9 Application board) | QFN16 | 30 | °C/W | DS13116 - Rev 1 page 7/63 <sup>1.</sup> Negative peak voltage during switching activities caused by parasitic layout elements. # 5 Electrical characteristics $T_J$ = 25 °C, $V_{IN}$ = 24 V unless otherwise specified. **Table 6. Electrical characteristics** | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |--------------------------------|------------------------------------------|-------------------------|------|-------|------|------| | V <sub>IN</sub> | Operating input voltage range | | 3.5 | | 38 | V | | V <sub>IN_H</sub> | V <sub>CC</sub> rising threshold | | 2.3 | | 3.3 | V | | V <sub>IN_L</sub> | V <sub>CC UVLO</sub> falling threshold | | 2.15 | | 3.15 | V | | I <sub>PK</sub> <sup>(1)</sup> | Peak current limit | No slope contribution | 4.1 | 4.6 | | Α | | IPK (1) | Peak current limit | Full slope contribution | 3.1 | 3.6 | | Α | | I <sub>VY</sub> | Valley current limit | | 3.3 | 3.9 | 4.5 | Α | | I <sub>SKIP</sub> (1) (2) | Skip current limit | | | 0.6 | | Α | | I <sub>VY</sub> _SINK (1) | Reverse current limit | LNM or VOUT overvoltage | 1.25 | 1.5 | 1.75 | Α | | R <sub>DSON_HS</sub> | High-side RDSON | | | 0.130 | | Ω | | R <sub>DSON_LS</sub> | Low-side RDSON | | | 0.85 | | Ω | | T <sub>OFF_MIN</sub> | Minimum off-time | | | 200 | | ns | | T <sub>ON_MIN</sub> | Minimum on-time | | | 75 | | ns | | | | Enable | | | | | | V | Wake-up threshold | Rising | | | 0.7 | V | | V <sub>WAKE_UP</sub> | | Falling | 0.2 | | | V | | V <sub>EN</sub> | Enable threehold | Rising | 1.08 | 1.2 | 1.32 | V | | VEN | Enable threshold | Hysteresis | | 0.2 | | V | | | | VCC regulator | | | | | | $V_{CC}$ | LDO output voltage | | 3.0 | 3.3 | 3.6 | V | | | | Power consumption | | | ' | | | I <sub>SHTDWN</sub> | Shutdown current from V <sub>IN</sub> | VEN = GND | | 2 | 3 | μΑ | | | | LCM device | | | | | | I <sub>Q_VIN</sub> | Quiescent current from | VBIAS = GND | 20 | 35 | 60 | μΑ | | 'Q_VIN | V <sub>IN</sub> | VBIAS = 5 V | 1 | 3.5 | 6 | μΑ | | I <sub>Q_VBIAS</sub> | Quiescent current from V <sub>BIAS</sub> | VBIAS = 5 V | 20 | 35 | 60 | μΑ | | | | LNM device | | | | | | la | Quiescent current from | VBIAS = GND | 1.6 | 2.3 | 3 | mA | | I <sub>Q_VIN</sub> | V <sub>IN</sub> | VBIAS = 5 V | 300 | 550 | 800 | μΑ | | $I_{Q\_VBIAS}$ | Quiescent current from V <sub>BIAS</sub> | VBIAS = 5 V | 1.3 | 1.8 | 2.3 | mA | | | | Soft-start | | | | | DS13116 - Rev 1 page 8/63 | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |---------------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-------|------|-------|------| | T <sub>SS</sub> | Internal soft-start | | 1 | 1.3 | 1.6 | ms | | | | Error amplifier | | I | | | | | | Adjustable version T <sub>J</sub> = 25 °C | 0.845 | 0.85 | 0.855 | V | | | | Adjustable version $T_{J} = -40 ^{\circ}\text{C} \le T_{J} \le 125 ^{\circ} ^{(4)}$ | 0.842 | 0.85 | 0.858 | V | | | | Fixed 3.3 V version T <sub>J</sub> = 25 °C | 3.27 | 3.3 | 3.33 | V | | $V_{FB}$ | Voltage feedback | Fixed 3.3 V version $T_J = -40 ^{\circ}\text{C} \le T_J \le 125 ^{\circ}\text{C} ^{(4)}$ | 3.284 | 3.3 | 3.346 | V | | | | Fixed 5.0 V version T <sub>J</sub> = 25 °C | 4.955 | 5.0 | 5.045 | V | | | | Fixed 5.0 V version $T_J = -40 ^{\circ}\text{C} \le T_J \le 125 ^{\circ}\text{C} ^{(4)}$ | 4.93 | 5 | 5.07 | V | | | | Overvoltage protection | | | | | | V <sub>OVP</sub> | Overvoltage trip (VOVP/<br>VREF) | | 115 | 120 | 125 | % | | V <sub>OVP_HYST</sub> | Overvoltage hysteresis | | 1 | 2 | 6 | % | | | | Synchronization (LNM versions | only) | | | | | f <sub>CLKIN</sub> (3) | Synchronization range | | 200 | | 2200 | kHz | | V <sub>CLKIN_TH</sub> (3) | Amplitude of synchronization clock | | 2.3 | | | V | | (3) | Synchronization pulse ON and OFF time 2.3 V ≤ V <sub>CLKIN_TH</sub> ≤ 2.5 V | V <sub>CLKIN_TH</sub> = 2.3 V | 60 | | | ns | | V <sub>CLKIN_T</sub> (3) | Synchronization pulse ON and OFF time V <sub>CLKIN_TH</sub> > 2.5 V | | 20 | | | ns | | | | Power Good | | | | | | | | Adjustable output version $T_J = -40 \text{ °C} \le T_J \le 125 \text{ °C} ^{(4)}$ | 87 | 90 | 93 | % | | $V_{THR}$ | PGOOD threshold | Fixed 3.3 output version $T_J = -40 ^{\circ}\text{C} \le T_J \le 125 ^{\circ}\text{C}^{(4)}$ | 87 | 90 | 93 | % | | | | Fixed 5.0 output version $T_J = -40 ^{\circ}\text{C} \le T_J \le 125 ^{\circ}\text{C} ^{(4)}$ | 87 | 90 | 93 | % | | V <sub>THR_HYST</sub> (4) | PGOOD hysteresis | | | 3 | | | | | PGOOD open collector | VIN > VIN_H AND VFB < VTH 4 mA sinking load | | | 0.4 | V | | $V_{PGOOD}$ | output | 2 < VIN < VIN_H 4 mA sinking load | | | 0.8 | V | DS13116 - Rev 1 page 9/63 | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |------------------------|------------------------------|-----------------|------|------|------|------| | T <sub>SHDWN</sub> (5) | Thermal shutdown temperature | | | 165 | | °C | | T <sub>HYS</sub> (5) | Thermal shutdown hysteresis | | | 30 | | °C | - 1. Parameter tested in the static condition during testing phase. The parameter value may change over a dynamic application condition. - 2. LCM version. - 3. LNM version. - 4. Specifications in the 40 to 125 °C temperature range are assured by characterization and statistical correlation. - 5. Not tested in production. # 5.1 Frequency selection table Specification referred to - $40 \le T_J \le 125$ °C and $V_{IN}$ = 24 V, assured by testing at $T_J$ = 25 °C, design, characterization and statistical correlation. Table 7. FSW selection | Symbol | Option | RVCC (kΩ) | RGND (kΩ) | Min. | Тур. | Max. | Unit | |--------|--------------------------------------|-----------|-----------|------|------|------|------| | | | 1.8 | N.C. | | 200 | | kHz | | | | 0 | N.C. | | 400 | | kHz | | | | 3.3 | N.C. | | 500 | | kHz | | | Dithering (5 % F <sub>SW</sub> typ.) | 5.6 | N.C. | | 700 | | kHz | | | Dittieting (5 % i SW typ.) | 10 | N.C. | | 1000 | | kHz | | | | 18 | N.C. | | 1500 | | kHz | | | | 33 | N.C. | | 2000 | | kHz | | FOW | | 56 | N.C. | | 2300 | | kHz | | FSW | | N.C. | 1.8 | | 200 | | kHz | | | | N.C. | 0 | 360 | 400 | 440 | kHz | | | | N.C. | 3.3 | | 500 | | kHz | | | No dithoring | N.C. | 5.6 | 630 | 700 | 770 | kHz | | | No dithering | N.C. | 10 | 900 | 1000 | 1100 | kHz | | | | N.C. | 18 | | 1500 | | kHz | | | | N.C. | 33 | | 2000 | | kHz | | | | N.C. | 56 | 2000 | 2300 | 2600 | kHz | DS13116 - Rev 1 page 10/63 ## 6 Functional description The L6983 device is based on a "peak current mode" architecture with constant frequency control. Therefore, the intersection between the error amplifier output and the sensed inductor current generates the PWM control signal to drive the power switch. The device features LNM (low noise mode) that is forced PWM control, or LCM (low consumption mode) to increase the efficiency at light-load on the selected part number. The main internal blocks shown in the block diagram in Figure 1. Block diagram and Figure 2. Pin connection (top through view) are: - · Embedded power elements - A fully integrated adjustable oscillator which is able to set eight different switching frequencies from 200 to 2200 kHz - The ramp for the slope compensation avoiding subharmonic instability - A transconductance error amplifier with integrated compensation network - The high-side current sense amplifier to sense the inductor current - A "Pulse Width Modulator" (PWM) comparator and the driving circuitry of the embedded power elements - The soft-start block ramps up the reference voltage on error amplifier thus decreasing the inrush current at power-up. The EN pin inhibits the device when driven low - The EN/CLK pin section, which, for LNM versions, allows synchronizing the device to an external clock generator - The pulse-by-pulse high-side / low-side switch current sensing to implement the constant current protection - A circuit to implement the thermal protection function - The OVP circuitry to discharge the output capacitor in case of overvoltage event - The switchover capability of the internal regulator to supply a portion of the quiescent current when the VBIAS pin is connected to an external output voltage - Enable/ disable dithering operation #### 6.1 Enable The EN pin is a digital input that turns the device on or off. In order to maximize both the EN threshold accuracy and the current consumption, the device implements two different thresholds: - 1. The wake-up threshold, V<sub>WAKE UP</sub> = 0.5 V (see Table 6. Electrical characteristics) - 2. The start-up threshold, V<sub>FN</sub> = 1.2 V (see Table 6. Electrical characteristics) The following picture shows the device behavior. DS13116 - Rev 1 page 11/63 Figure 4. Power-up/down behavior When the voltage applied on the EN pin rises over V<sub>WAKEUP, RISING</sub>, the device powers up the internal circuit thus increasing the current consumption. As soon as the voltage rises over the $V_{EN,\;RISING}$ , the device starts the switching activities as described on Section 6.2 Soft-start. Once the voltage becomes lower than $V_{\text{EN, FALLING}}$ , the device interrupts the switching activities. As soon as the voltage becomes lower than $V_{WAKEUP.FALLING}$ , the device powers down the internal circuit reducing the current consumption. The pin is VIN compatible. Please refer to Table 6. Electrical characteristics for the reported thresholds. ### 6.2 Soft-start The soft-start (SS) limits the inrush current surge and makes the output voltage increase monotonically. The device implements the soft-start phase ramping the internal reference with very small steps. Once the SS ends the error amplifier reference is switched to the internal value of 0.85 V coming directly from the band gap cell. DS13116 - Rev 1 page 12/63 Figure 5. Soft-start procedure During the normal operation, a new soft-start cycle takes place in case of: - 1. Thermal shutdown event - 2. UVLO event - 3. EN pin rising over VEN threshold. Please refer to Table 6. Electrical characteristics Figure 6. Soft-start phase with I<sub>OUT</sub> = 2.5 A ## 6.3 Undervoltage lockout The device implements the undervoltage lockout (UVLO) continuously sensing the voltage on the VCC pin, if the UVLO lasts more than 10 $\mu$ s, the internal logic resets the device by turning off both LS and HS. After the reset, if the EN pin is still high, the device repeats the soft-start procedure. DS13116 - Rev 1 page 13/63 ### 6.4 Light-load operation The L6983 implements two different light load strategies: - 1. Low consumption mode (LCM) - 2. Low noise mode (LNM) Please refer to Table 12. Order codes to select the part number with the preferred light load strategy. #### 6.4.1 Low consumption mode (LCM) The LCM maximizes the efficiency at light load. When the switch peak current request is lower than the $I_{SKIP}$ threshold (see Table 6. Electrical characteristics), the device regulates $V_{OUT}$ by the skip threshold. The minimum voltage is given by: $$V_{OUT, LCM} = V_{FB, LCM} \cdot \frac{R_{PH} + R_{PL}}{R_{PL}} \tag{1}$$ Where V<sub>FB. LCM</sub> is 1.8% (typ.) higher than V<sub>FB</sub>. The device interrupts the switching activities when two conditions happen together: - 1. The peak inductor current required is lower than I<sub>SKIP</sub> - 2. The voltage on the FB pin is higher than VFB, LCM Figure 7. Light load operation A new switching cycle takes place once the voltage on the FB pin becomes lower than $V_{FB,LCM}$ . The HS switch is kept on until the inductor current reaches I<sub>SKIP</sub>. Once the current on the HS reaches the defined value, the device turns the HS off and turns the LS on. The LS is kept enabled until one of the following conditions occurs: - 1) The inductor current sensed by the LS becomes equal to zero - 2) The switching period ends up If, at the end of the switching cycle, the voltage on the FB pin rises over the V<sub>FB,LCM</sub> threshold, the LS is kept enabled until the inductor current becomes equal to zero. Otherwise, the device turns on again the HS and starts a new switching pulse. During the burst pulse, if the energy transferred to COUT increases the VFB level over the threshold defined on Eq. (1), the device interrupts the switching activities. The new cycle takes place only when VFB becomes lower than the defined threshold. Otherwise, as soon as the LS is turned off the HS is turned on. Given the energy stored in the inductor during a burst, the voltage ripple depends on the capacitor value: $$V_{OUT\;RIPPLE} = \frac{\Delta Q_{IL}}{C_{OUT}} = \frac{\int_0^{T_{BURST}} I_L(t) \, dt}{C_{OUT}} \tag{2}$$ DS13116 - Rev 1 page 14/63 Figure 8. LCM operation with $I_{SKIP}$ = 600 mA typ. at zero load. L = 15 $\mu$ H; $C_{OUT}$ = 40 $\mu$ F Figure 9. LCM operation over loading condition (part 1-pulse skipping) DS13116 - Rev 1 page 15/63 Figure 10. LCM operation over loading condition (part 2-pulse skipping) DS13116 - Rev 1 page 16/63 Figure 12. LCM operation over loading condition (part 4-CCM) DS13116 - Rev 1 page 17/63 #### 6.4.2 Low noise mode (LNM) The low noise mode implements a forced PWM operation over the different loading conditions. The LNM features a constant switching frequency to minimize the noise in the final application and a constant voltage ripple at fixed VIN The regulator in steady loading condition operates in continuous conduction mode (CCM) over the different loading conditions. The triangular shape current ripple (with zero average value) flowing into the output capacitor gives the output voltage ripple, that depends on the capacitor value and the equivalent resistive component (ESR). Consequently, the output capacitor has to be selected in order to have a voltage ripple compliant with the application requirements. $$V_{OUT\;RIPPLE} = ESR \cdot \Delta I_{LMAX} + \frac{\Delta I_{LMAX}}{8 \cdot C_{OUT} \cdot f_{SW}} \tag{3}$$ Usually the resistive component of the ripple can be neglected if the selected output capacitor is a multi-layer ceramic capacitor (MLCC). Figure 13. Low noise mode operation at zero load DS13116 - Rev 1 page 18/63 ### 6.4.3 Efficiency for low consumption mode and low noise mode part number Figure 14. Light-load efficiency for low consumption mode and low noise mode - linear scale, and Figure 15. Light-load efficiency for low consumption mode and low noise mode - log scale report the efficiency measurements to highlight the gap at the light-load between LNM and LCM part numbers. The graph reports also exactly the same efficiency at the medium / high load. Figure 15. Light-load efficiency for low consumption mode and low noise mode - log scale DS13116 - Rev 1 page 19/63 ### 6.4.4 Load regulation for low consumption mode and Low noise mode part number Figure 16. Load regulation for LCM and LNM. $V_{IN}$ = 24 V; $V_{OUT}$ = 5 V; $F_{SW}$ = 400 kHz - linear scale and Figure 17. Load regulation for low noise mode. $V_{IN}$ = 24 V; $V_{OUT}$ = 5 V; $F_{SW}$ = 400 kHz - log scale report the load regulation to highlight the gap, given by the different regulation strategy, at the light-load between LNM and LCM part numbers. When the required $I_{OUT}$ is higher than the threshold defined on the Section 6.4.1 Low consumption mode (LCM) the behavior of the different part number is exactly the same. Figure 17. Load regulation for low noise mode. $V_{IN}$ = 24 V; $V_{OUT}$ = 5 V; $F_{SW}$ = 400 kHz - log scale DS13116 - Rev 1 page 20/63 #### 6.5 Switch-over feature The switch-over maximizes the efficiency at light load that is crucial for low consumption application. Figure 18. Switch-over Switch - Over No Switch-Over In order to minimize the regulator quiescent current sink from the input voltage, the VBIAS pin can be connected to an external voltage source in the range of 3 V < VBIAS < VIN. In case the VBIAS pin is connected to the regulated output voltage (VOUT), the total current drawn from the input voltage is given by the following equation: $$I_{QVIN} = I_{QOPVIN} + \frac{1}{\eta_{L6983}} \cdot \frac{V_{BIAS}}{V_{IN}} \cdot I_{QOPVBIAS} \tag{4}$$ ## 6.6 Spread spectrum The spread spectrum is selectable by connecting the RFSW resistor to VCC (please refer to Table 7. FSW selection). The internal dithering circuit changes the switching frequency in a range of $\pm$ 5%. $$\Delta F_{SW} = 5\% \cdot F_{SW} \tag{5}$$ The device updates the frequency every clock period by fixed steps: - Ramps up in 63 steps from minimum to maximum FSW - · Ramps down in 63 steps from maximum to minimum FSW The modulation shape is almost triangular with a frequency of: $$F_{Dithering} = \frac{F_{SW}}{126} \tag{6}$$ ### 6.7 Overvoltage protection The overvoltage protection monitors the FB pin and enables the low-side MOSFET to discharge the output capacitor if the output voltage is 20% (typ.) over the nominal value. This is a second level protection and it should never be triggered in normal operating conditions if the system is properly dimensioned. In other words, the selection of the external power components and the dynamic performance determined by the compensation network should guarantee an output voltage regulation within the overvoltage threshold even during the worst-case scenario in term of load transitions. The protection is reliable and able to operate even during normal load transitions for a system whose dynamic performance is not in line with the load dynamic request. Consequently, the output voltage regulation would be affected. The L6983 device implements a 1.5 A (I<sub>VY\_SINK</sub> refer to Table 6. Electrical characteristics) negative current limitation to limit the maximum reversed switch current during the overvoltage operation. DS13116 - Rev 1 page 21/63 ## 6.8 Overcurrent protection The current protection circuitry features a constant current protection, so the device limits the maximum peak current (please refer to Table 6. Electrical characteristics) in overcurrent condition. The L6983 device implements a pulse-by-pulse current sensing on both power elements (high-side and low-side switches) for effective current protection over the duty cycle range. The high-side current sensing is called "peak" the low-side sensing "valley". The internal noise generated during the switching activity makes the current sensing circuitry ineffective for a minimum conduction time of the power element. This time is called "masking time" because the information from the analog circuitry is masked by the logic to prevent an erroneous detection of the overcurrent event. Therefore, the peak current protection is disabled for a masking time after the high-side switch is turned on. The masking time for the valley sensing is activated after the low-side switch is turned on. In other words, the peak current protection can be ineffective at extremely low duty cycles, the valley current protection at extremely high duty cycles. The L6983 device assures an effective overcurrent protection sensing the current flowing in both power elements. In case one of the two current sensing circuitry is ineffective because of the masking time, the device is protected sensing the current on the opposite switch. Thus, the combination of the "peak" and "valley" current limits assure the effectiveness of the overcurrent protection even in extreme duty cycle conditions. In case the current diverges because of the high-side masking time, the low-side power element is turned on until the switch current level drops below the valley current sense threshold. The low-side operation is able to prevent the high-side turn on, so the device can skip pulses decreasing the switching frequency. Figure 19. Over current protection behavior In worst case scenario, reported in Figure 19. Over current protection behavior of the overcurrent protection the switch current is limited to: $$I_{MAX} = I_{VY} + \frac{V_{IN} - V_{OUT}}{L} \cdot T_{MASKHS} \tag{7}$$ Where IVY is the current threshold of the valley sensing circuitry (please refer to Table 6. Electrical characteristics) and $T_{MASKHS}$ is the masking time of the high-side switch (75 ns typ.). DS13116 - Rev 1 page 22/63 In most of the overcurrent conditions, the conduction time of the high-side switch is higher than the masking time and so the peak current protection limits the switch current. $$I_{MAX} = I_{PK} \tag{8}$$ The DC current flowing in the load in overcurrent condition is: $$I_{DCOUT} = I_{MAX} - \frac{I_{RIPPLE}(V_{OUT})}{2} = I_{MAX} - \left(\frac{V_{IN} - V_{OUT}}{2 \cdot L} \cdot T_{ON}\right)$$ (9) The Figure 20. Soft-start procedure with $V_{OUT}$ shorted to GND shows the L6983 soft-start procedure with $V_{OUT}$ shorted to GND. Figure 20. Soft-start procedure with $V_{OUT}$ shorted to GND The Figure 21. Over current procedure with persistent short circuit between $V_{OUT}$ and GND shows the L6983 over current protection with a persistent short circuit between $V_{OUT}$ and GND. DS13116 - Rev 1 page 23/63 Figure 21. Over current procedure with persistent short circuit between V<sub>OUT</sub> and GND #### 6.9 Thermal shutdown The shutdown block disables the switching activity if the junction temperature is higher than a fixed internal threshold (T<sub>SHDWN</sub> refer to Table 6. Electrical characteristics). The thermal sensing element is close to the power elements, assuring fast and accurate temperature detection. A hysteresis of approximately 30 °C prevents the device from turning ON and OFF too fast. After a thermal protection event is expired, the L6983 restarts with a new soft-start. #### 6.10 Power Good The PGOOD pin indicates whether the output voltage is within its regulation level. The pin output is an open drain MOSFET. The PG is pulled low when: - 1. The FB pin voltage is lower than 90% (typ.) of the nominal internal reference for more than 10 µs - 2. The FB pin voltage is higher than 120% (typ.) of the nominal internal reference for more than 10 μs (see Section 6.7 Overvoltage protection) - 3. During the soft-start procedure also with pre-charged VOUT - 4. If a thermal shutdown event occurs - 5. If a UVLO event occurs The PG pin is VIN compatible. DS13116 - Rev 1 page 24/63 Figure 22. PGOOD thresholds DS13116 - Rev 1 page 25/63 ## 7 Closing the loop The following picture shows the typical compensation network required to stabilize the system. Figure 23. Block diagram of the loop ## 7.1 GCO(s) control to output transfer function The accurate control to output transfer function for a buck peak current mode converter can be written as follows: $$G_{CO}(s) = R_{LOAD} \cdot g_{CS} \cdot \frac{1}{1 + \frac{R_{LOAD} \cdot T_{SW}}{L} \cdot \left[ m_C \cdot (1 - D) - 0.5 \right]} \cdot \frac{\left( 1 + \frac{s}{\omega_Z} \right)}{\left( 1 + \frac{s}{\omega_P} \right)} \cdot F_H \left[ s \right]$$ $$(10)$$ Where $R_{LOAD}$ represents the load resistance, the $g_{CS}$ equivalent sensing trans-conductance of the current sense circuitry, $\omega_P$ the single pole introduced by the power stage and the $\omega_Z$ zero given by the ESR of the output capacitor. $F_H(s)$ accounts the sampling effect performed by the PWM comparator on the output of the error amplifier that introduces a double pole at one half of the switching frequency. $$\omega_Z = \frac{1}{ESR \cdot C_{OUT}} \tag{11}$$ $$\omega_P = \frac{1}{R_{LOAD} \cdot C_{OUT}} + \frac{m_C \cdot (1 - D) - 0.5}{L \cdot C_{OUT} \cdot f_{SW}}$$ (12) where: $$m_{C} = 1 + \frac{S_{e}}{S_{n}}$$ $$S_{e} = I_{SLOPE} \cdot f_{SW}$$ $$S_{n} = \frac{V_{IN} - V_{OUT}}{I}$$ (13) Where $I_{SLOPE}$ is equal to 1 A. $S_n$ represents the on-time slope of the sensed inductor current, $S_e$ the on-time slope of the external ramp that implements the slope compensation to avoid sub-harmonic oscillations at duty cycle over 50%. The sampling effect contribution F<sub>H</sub> (s) is: DS13116 - Rev 1 page 26/63 $$\begin{cases} m_C = 1 + \frac{S_e}{S_n} \\ S_e = I_{SLOPE} \cdot f_{SW} \\ S_n = \frac{V_{IN} - V_{OUT}}{L} \end{cases}$$ $$F_H(s) = \frac{1}{1 + \frac{s}{\omega_n \cdot Q_P} + \frac{s^2}{\omega_n^2}}$$ $$(14)$$ $$F_{H}(s) = \frac{1}{1 + \frac{s}{\omega_{n} \cdot Q_{p}} + \frac{s^{2}}{\omega_{n}^{2}}}$$ (15) where: $$Q_P = \frac{1}{\pi \cdot [m_C \cdot (1 - D) - 0.5]} \tag{16}$$ #### 7.2 **Error amplifier compensation network** The following figure shows the typical compensation network required to stabilize the system. Figure 24. Trans-conductance embedded error amplifier R<sub>C</sub> and C<sub>C</sub> introduce a pole and a zero in the open loop gain. The transfer function of the error amplifier and its compensation network is: $$A_O(s) = \frac{A_{VO} \cdot \left(1 + s \cdot R_C \cdot C_C\right)}{s^2 \cdot R_O \cdot C_O \cdot R_C \cdot C_C + s \cdot \left(R_O \cdot C_C + R_O \cdot C_O + R_C \cdot C_C\right) + 1} \tag{17}$$ where: $$A_{VO} = G_m \cdot R_O \tag{18}$$ The poles of this transfer function are (if $C_C >> C_O$ ): DS13116 - Rev 1 page 27/63 $$f_{PLF} = \frac{1}{2 \cdot \pi \cdot R_O \cdot C_C} \tag{19}$$ $$f_{PHF} = \frac{1}{2 \cdot \pi \cdot R_O \cdot C_O} \tag{20}$$ Whereas the zero is defined as: $$f_Z = \frac{1}{2 \cdot \pi \cdot R_C \cdot C_C} \tag{21}$$ ## 7.3 Voltage divider The contribution of a simple voltage divider is: $$G_{DIV}\left(s\right) = \frac{R_2}{R_1 + R_2} \tag{22}$$ A small signal capacitor in parallel to the upper resistor (only for the adjustable part number) of the voltage divider implements a leading network ( $f_{ZERO} < f_{POLE}$ ), sometimes necessary to improve the system phase margin: Figure 25. Leading network example Laplace transformer of the leading network: $$G_{DIV}(s) = \frac{R_2}{R_1 + R_2} \cdot \frac{(1 + s \cdot R_1 \cdot C_{R1})}{\left(1 + s \cdot \frac{R_1 \cdot R_2}{R_1 + R_2} \cdot C_{R1}\right)}$$ (23) where: $$f_Z = \frac{1}{2 \cdot \pi \cdot R_1 \cdot C_{R1}} \tag{24}$$ $$f_P = \frac{1}{2 \cdot \pi \cdot \frac{R_1 \cdot R_2}{R_1 + R_2} \cdot c_{R1}} \tag{25}$$ $$f_Z < f_P \tag{26}$$ So closing the loop, the loop gain is: $$G(s) = G_{DIV}(s) \cdot G_{CO}(s) \cdot A_{O}(s) \tag{27}$$ DS13116 - Rev 1 page 28/63 # 8 Application notes ## 8.1 Programmable power up threshold The enable rising threshold is equal to 1.2 V typical (refer to Table 6. Electrical characteristics). The power-up threshold is adjusted according to the following equation: $$V_{Power\ Up} = 1.2V \cdot \left(1 + \frac{R_{EN\ H}}{R_{EN\ L}}\right) \tag{28}$$ Figure 26. Leading network example The enable falling threshold is equal to 1.0 V typical (refer to Table 6. Electrical characteristics). The turn threshold is obtained according to the following equation: $$V_{Power\ Up} = 1.0V \cdot \left(1 + \frac{REN\ H}{R_{EN\ L}}\right) \tag{29}$$ ## 8.2 External synchronization (available for low noise mode only) The device allows a direct connection between a clock source and the EN/CLKIN pin. Figure 27. External synchronization. Direct connection. The device internally implements a low-pass filter connected to EN/CLKIN pin that is able to acquire the average value of the applied signal. DS13116 - Rev 1 page 29/63 The device turns on when the average of the signal applied is higher than $V_{EN}$ rising (refer to Table 6. Electrical characteristics). The device turns off when the average of the signal should be lower than $V_{EN}$ falling (refer to Table 6. Electrical characteristics). Considering, for example, a clock source with $V_{PP}$ = 5.0 V, the minimum duty cycle to guarantee the power-up is given by: $$Duty_{min} = \frac{V_{EN, Rising}}{V_{PP}} = 0.24 \tag{30}$$ The maximum duty cycle to guarantee the turn-off is given by: $$Duty_{MAX,} = \frac{V_{EN, Falling}}{V_{PP}} = 0.2$$ (31) The device allows also the AC coupling Figure 28. External synchronization. AC coupling The AC-coupling allows the device to keep the power-up and down thresholds defined by the partition connected to EN/CLKIN pin and described on Section 8.1 Programmable power up threshold. The following table resumes the minimum pulse duration for the external signal and maximum duty cycle that allows the synchronization by keeping the selected power-up and down thresholds. Table 8. External synchronization AC coupling suggested operation range | V <sub>PP</sub> [V] | TON, MIN, EXT <sub>Clock</sub> [ns] | DMAX, EXT <sub>Clock</sub> [%] | |---------------------|-------------------------------------|--------------------------------| | 2.3 | 70 | 45 | | 3.3 | 20 | 30 | | 5 | 20 | 20 | The minimum amplitude for the external clock signal is, for both the configurations, equal to 2.3 V. The network given by $C_{EN}$ and $R_{ENL}$ sets a high-pass filter. Considering a resistor in the order of 220 k $\Omega$ , a capacitor equal to 1 nF is a correct choice. ### 8.3 Output voltage adjustment The error amplifier reference voltage is 0.85 V typical (refer to Table 6. Electrical characteristics). The output voltage is adjustable as per the following equation: $$V_{OUT} = 0.85V \cdot \left(1 + \frac{R_1}{R_2}\right) \tag{32}$$ DS13116 - Rev 1 page 30/63 CR1 capacitor is sometimes useful to increase the small signal phase margin (please refer to the Section 7 Closing the loop). L6983 RPGOOD VIN PGOOD VIN BOOT Своот www sw VINLDO √ VOUT EN/CLKIN SW $\leq$ R<sub>1</sub> RFSW $\sim$ FSW **VBIAS** CIN vcc VOUT/FB COUT CFILT AGND **PGND** AGND PGND GND C $\bigcirc$ GND Figure 29. Application circuit ## 8.4 Switching frequency A resistor connected to the FSW pin features the selection of the switching frequency (refer to the Table 7. FSW selection). Connecting the resistor between the pins R<sub>FSW</sub> and VCC, the internal dithering circuit is turned on. (refer to the Section 6.6 Spread spectrum). #### 8.5 Design of the power components ## 8.5.1 Input capacitor selection The input capacitor voltage rating must be higher than the maximum input operating voltage of the application. During the switching activity a pulsed current flows into the input capacitor and so, its RMS current capability must be selected according to the application conditions. Internal losses of the input filter depends on the ESR value so usually low ESR capacitors (such as multilayer ceramic capacitors) have higher RMS current capability. On the other hand, given the RMS current value, lower ESR input filter has lower losses and so contributes to higher conversion efficiency. The maximum RMS input current, flowing through the capacitor, can be calculated as follows: $$I_{RMS} = I_{OUT} \cdot \sqrt{\left(1 - \frac{D}{\eta}\right) \cdot \frac{D}{\eta}} \tag{33}$$ Where $I_{OUT}$ is the maximum DC output current, D is the duty cycles, $\eta$ is the efficiency. This function has a maximum at D = 0.5 and, considering $\eta$ = 1, it is equal to $I_{OUT}/2$ . In a specific application, the range of possible duty cycles has to be considered in order to find out the maximum RMS input current. The maximum and minimum duty cycles can be calculated as: $$D_{MAX} = \frac{V_{OUT} + \Delta V_{LOWSIDE}}{V_{INmin} + \Delta V_{LOWSIDE} - \Delta V_{HIGHSIDE}}$$ (34) $$D_{min} = \frac{V_{OUT} + \Delta V_{LOWSIDE}}{V_{INMAX} + \Delta V_{LOWSIDE} - \Delta V_{HIGHSIDE}}$$ (35) Where $\Delta V_{HIGHSIDE}$ and $\Delta V_{LOWSIDE}$ are the voltage drops across the embedded switches. The peak-to-peak voltage across the input filter can be calculated as the equation below: $$V_{PP} = \frac{I_{OUT}}{C_{IN} \cdot F_{SW}} \cdot \left(1 - \frac{D}{\eta}\right) \cdot \frac{D}{\eta} + ESR \cdot \left(I_{OUT} + \Delta I_L\right)$$ (36) DS13116 - Rev 1 page 31/63 In case of negligible ESR (MLCC capacitor), the equation of CIN as a function of the target VPP can be written as follows: $$C_{IN} = \frac{I_{OUT}}{V_{PP} \cdot F_{SW}} \cdot \left(1 - \frac{D}{\eta}\right) \cdot \frac{D}{\eta} \tag{37}$$ Considering $\eta = 1$ this function has its maximum in D = 0.5: $$C_{INmin} = \frac{I_{OUT}}{4 \cdot V_{PPMAX} \cdot F_{SW}} \tag{38}$$ Typically, CIN is dimensioned to keep the maximum peak-peak voltage across the input filter in the order of 5% $V_{INMAX}$ . In the following table, some suitable capacitor part numbers are listed. Table 9. Capacitor part numbers | Manufacturer | Series | Size | Cap value (μF) | Rated voltage (V) | |--------------|----------------------|------|----------------|-------------------| | TDK | CGA5L3X5R1H106K160AB | 1206 | 10 | 50 | | | C3216X5R1H106K160AB | 1206 | 10 | 50 | | Murata | GRT31CR61H106KE01 | 1206 | 10 | 50 | #### 8.5.2 Inductor selection The inductor current ripple flowing into the output capacitor determines the output voltage ripple. Usually the inductor value is selected in order to keep the current ripple lower than 20% - 40% of the output current over the input voltage range. The inductance value can be calculated by the following equation: $$\Delta I_L = \frac{V_{IN} - V_{OUT}}{L} \cdot T_{ON} = \frac{V_{OUT}}{L} \cdot T_{OFF}$$ (39) Where $T_{ON}$ and $T_{OFF}$ are the on and off time of the internal power switch. The maximum current ripple, at fixed $V_{OUT}$ , is obtained at maximum $T_{OFF}$ that is at minimum duty cycle. So fixing $\Delta I_L$ = 20% to 40% of the maximum output current, the minimum inductance value can be calculated: $$L_{min} = \frac{V_{OUT}}{\Delta IL_{MAX}} \cdot \frac{1 - D_{min}}{F_{SW}} \tag{40}$$ In order to prevent the sub-harmonic instability in the peak current control loop, a slope compensation mechanism is internally implemented. This implies two limits on the inductor selection. In order to avoid poor slope compensation or over slopping with a pole coming back into the BW degrading phase margin, the inductor should be designed so that: $$0.4 \le Q_P \le 1.33 \tag{41}$$ Where QP has been defined in Section 7.1 GCO(s) control to output transfer function. Given the QP defined range the inductor should be selected with a value between $$L_{SLOPE,min} = \frac{V_{IN,MAX} - V_{OUT}}{S_e} \cdot \left( \frac{\frac{1}{\pi \cdot Q_{P,MAX}} + \frac{1}{2}}{1 - \frac{V_{OUT}}{V_{IN,MAX}}} - 1 \right)$$ (42) and: $$L_{SLOPE,MAX} = \frac{V_{IN,min} - V_{OUT}}{S_e} \cdot \left[ \frac{\frac{1}{\pi \cdot Q_{P,min}} + \frac{1}{2}}{1 - \frac{V_{OUT}}{V_{IN,min}}} - 1 \right]$$ (43) In order to have the correct ripple, avoid sub-harmonic instability or over slopping, the selected inductor should satisfy every reported conditions. The peak current through the inductor is given by: DS13116 - Rev 1 page 32/63 $$I_{L,PK} = I_{OUT} + \frac{\Delta I_L}{2} \tag{44}$$ So if the inductor value decreases, the peak current (that has to be lower than the current limit of the device) increases. The higher is the inductor value, the higher is the average output current that can be delivered, without reaching the current limit. ### 8.5.3 Output capacitor selection The triangular shape current ripple (with zero average value) flowing into the output capacitor gives the output voltage ripple, that depends on the capacitor value and the equivalent resistive component (ESR). Therefore, the output capacitor has to be selected in order to have a voltage ripple compliant with the application requirements. The voltage ripple equation can be calculated as: $$\Delta V_{OUT} = ESR \cdot \Delta I_{L,MAX} + \frac{\Delta I_{L,MAX}}{8 \cdot C_{OUT} \cdot F_{SW}}$$ (45) For a ceramic (MLCC) capacitor, the capacitive component of the ripple dominates the resistive one. While for an electrolytic capacitor the opposite is true. Neglecting the ESR contribution the minimum value of the output capacitor is given by: $$C_{OUT, min, RIPPLE} = \frac{\Delta I_{L, MAX}}{8 \cdot \Delta V_{OUT} \cdot F_{SW}}$$ (46) As the compensation network is internal, the output capacitor should be selected in order to have a proper phase margin and then a stable control loop. A good rule to obtain a proper dimensioning for the minimum amount of the output capacitor is set the target system bandwidth equal to F<sub>SW</sub>/8. The following equation keep into account the precedent consideration: $$C_{OUT,BW,min} = \frac{8.04}{\frac{Fsw}{8} \cdot V_{OUT}} \tag{47}$$ The maximum amount of the output capacitor is given by: $$C_{OUT,BW,MAX} = \frac{0.960 \cdot 10^{-3}}{V_{OUT}} \tag{48}$$ DS13116 - Rev 1 page 33/63 # 9 Application board The figure below shows the reference evaluation board schematic: Figure 30. Evaluation board schematic The additional input filter (C14, L3, C13, L2, C12, and C15) limits the conducted emission on the power supply. DS13116 - Rev 1 page 34/63 Table 10. Bill of material | Reference | Part number | Description | Manufacturer | |-------------|----------------------|---------------|---------------------| | C1 | CGA5L3X5R1H106K160AB | 10 μF 50 V | TDK | | C2A | CGA4J3X7R1H105K125AB | 1 μF 50 V | TDK | | C2B | CGA4J3X7R1H105K125AB | 1 μF 50 V | TDK | | C3-C4 | GCM31CR71C106KA64L | 10 μF 16 V | MURATA | | C5 | CGA6P1X7R1C226M250AC | 22 μF 16 V | TDK | | C6 | CGA3E2X7R1H104K080AA | 100 nF 50 V | TDK | | C7 | C2012X8R1C105K125AB | 1 μF 16V | TDK | | C8 | | NOT MOUNTED | | | C9 | | NOT MOUNTED | | | C11 | | NOT MOUNTED | | | C12-C13-C14 | GRM31CR71H475KA12L | 4.7 μF 50 V | Murata | | C15 | EEHZA1H101P | 100 μF, 50 V | Panasonic | | L1B | | NOT MOUNTED | | | L1A | XAL6060-472ME | 4.7 µH | Coilcraft | | L2 | XAL4030-472ME | 4.7 μH | Coilcraft | | L3 | MPZ2012S221A | 220 Ω 100 MHz | TDK | | R1 | | 10 k 1% | any | | R2 | | NOT MOUNTED | | | R3 | | 400 k 1% | any | | R4 | | 82 k 1% | any | | R5 | | 0 | any | | R6 | | NOT MOUNTED | | | R7 | | 1 M 1% | any | | R8 | | 10 k 1% | any | | R9 | | NOT MOUNTED | | | R11 | | 0 | any | | R12 | | NOT MOUNTED | any | | J2 | | | | | U1 | L6983CQTR | | ST Microelectronics | DS13116 - Rev 1 page 35/63 Figure 31. Top layer Figure 32. Bottom layer DS13116 - Rev 1 page 36/63 #### 10 Efficiency curves The following three figures show the efficiency and power losses acquired on the standard evaluation board of the device, STEVAL-ISA208V1, selecting the following output filter: - C<sub>OUT</sub>: - 1 x CGA6P1X7R1C226M250AC 22 μF 16 V (TDK); - 2 x CGA5L3X5R1H106K160AB 10 μF 50 V (TDK). - Inductor: - XAL6060-153ME (Coilcraft) Figure 33. Efficiency $V_{IN}$ = 24 V; $V_{OUT}$ = 5 V; $F_{SW}$ = 0.4 MHZ Figure 34. Efficiency V<sub>IN</sub> = 24 V; V<sub>OUT</sub> = 5 V; F<sub>SW</sub> = 0.4 MHZ (log scale) DS13116 - Rev 1 page 37/63 Figure 35. Power losses $V_{IN}$ = 24 V; $V_{OUT}$ = 5 V; $F_{SW}$ = 0.4 MHZ - C<sub>OUT</sub>: - 1 x CGA6P1X7R1C226M250AC 22 μF 16 V (TDK); - 2 x CGA5L3X5R1H106K160AB 10 $\mu F$ 50 V (TDK). - Inductor: - XAL6060-153ME (Coilcraft). Figure 36. Efficiency $V_{IN}$ = 12 V; $V_{OUT}$ = 5 V; $F_{SW}$ = 0.4 MHZ DS13116 - Rev 1 page 38/63 Figure 37. Efficiency $V_{IN}$ = 12 V; $V_{OUT}$ = 5 V; $F_{SW}$ = 0.4 MHZ (log scale) Figure 38. Power losses $V_{IN}$ = 12 V; $V_{OUT}$ = 5 V; $F_{SW}$ = 0.4 MHZ - C<sub>OUT</sub>: - 2 x CGA6P1X7R1C226M250AC 22 $\mu$ F 16 V (TDK); - 2 x CGA5L3X5R1H106K160AB 10 $\mu$ F 50 V (TDK). - Inductor: - XAL6060-822ME (Coilcraft). DS13116 - Rev 1 page 39/63 Figure 40. Efficiency $V_{IN}$ = 24 V; $V_{OUT}$ = 3.3 V; $F_{SW}$ = 0.4 MHZ (log scale) DS13116 - Rev 1 page 40/63 Figure 41. Power losses $V_{IN}$ = 24 V; $V_{OUT}$ = 3.3 V; $F_{SW}$ = 0.4 MHZ - C<sub>OUT</sub>: - 2 x CGA6P1X7R1C226M250AC 22 μF 16 V (TDK); - 2 x CGA5L3X5R1H106K160AB 10 $\mu$ F 50 V (TDK). - Inductor: - XAL6060-822ME (Coilcraft) DS13116 - Rev 1 page 41/63 Figure 42. Efficiency $V_{IN}$ = 12 V; $V_{OUT}$ = 3.3 V; $F_{SW}$ = 0.4 MHZ Figure 43. Efficiency $V_{IN}$ = 12 V; $V_{OUT}$ = 3.3 V; $F_{SW}$ = 0.4 MHZ (log scale) DS13116 - Rev 1 page 42/63 - C<sub>OUT</sub>: - 1 x CGA6P1X7R1C226M250AC 22 μF 16 V (TDK); - 1 x CGA5L3X5R1H106K160AB 10 μF 50 V (TDK). - Inductor: - XAL6060-472ME (Coilcraft). DS13116 - Rev 1 page 43/63 Figure 45. Efficiency $V_{IN}$ = 24 V; $V_{OUT}$ = 3.3 V; $F_{SW}$ = 1.0 MHZ Figure 46. Efficiency $V_{IN}$ = 24 V; $V_{OUT}$ = 3.3 V; $F_{SW}$ = 1.0 MHZ (log scale) DS13116 - Rev 1 page 44/63 Figure 47. Power losses $V_{IN}$ = 24 V; $V_{OUT}$ = 3.3 V; $F_{SW}$ = 1.0 MHZ - C<sub>OUT</sub>: - 1 x CGA6P1X7R1C226M250AC 22 μF 16 V (TDK); - 1 x CGA5L3X5R1H106K160AB 10 μF 50 V (TDK). - Inductor: - XAL6060-472ME (Coilcraft). DS13116 - Rev 1 page 45/63 LCM 2.5 0.5 Figure 48. Efficiency $V_{IN}$ = 12 V; $V_{OUT}$ = 3.3 V; $F_{SW}$ = 1.0 MHZ Figure 49. Efficiency $V_{IN}$ = 12 V; $V_{OUT}$ = 3.3 V; $F_{SW}$ = 1.0 MHZ (log scale) 1.5 I<sub>OUT</sub> [A] 2 page 46/63 - C<sub>OUT</sub>: - 1 x CGA6P1X7R1C226M250AC 22 μF 16V (TDK); - 2 x CGA5L3X5R1H106K160AB 10 μF 50V (TDK). - Inductor: - XAL6060-472ME (Coilcraft). DS13116 - Rev 1 page 47/63 Figure 51. . Efficiency $V_{IN}$ = 24 V; $V_{OUT}$ = 5 V; $F_{SW}$ = 1.0 MHZ Figure 52. Efficiency $V_{IN}$ = 24 V; $V_{OUT}$ = 5.0 V; $F_{SW}$ = 1.0 MHZ (log scale) Figure 53. Power losses $V_{IN}$ = 24 V; $V_{OUT}$ = 5.0 V; $F_{SW}$ = 1.0 MHZ DS13116 - Rev 1 page 48/63 - C<sub>OUT</sub>: - 1 x CGA6P1X7R1C226M250AC 22 μF 16 V (TDK); - 1 x CGA5L3X5R1H106K160AB 10 μF 50 V (TDK). - Inductor: - XAL6060-472ME (Coilcraft). Figure 54. Efficiency $V_{IN}$ = 12 V; $V_{OUT}$ = 5.0 V; $F_{SW}$ = 1.0 MHZ DS13116 - Rev 1 page 49/63 Figure 55. Efficiency $V_{IN}$ = 12 V; $V_{OUT}$ = 5.0 V; $F_{SW}$ = 1.0 MHZ (log scale) Figure 56. Power losses $V_{IN}$ = 12 V; $V_{OUT}$ = 5.0 V; $F_{SW}$ = 1.0 MHZ DS13116 - Rev 1 page 50/63 #### 11 Thermal dissipation The thermal design is important in order to prevents thermal shutdown of the device if junction temperature goes above 165 °C. The three different sources of losses within the device are: Conduction losses due to the on-resistance of high-side switch (R<sub>DSON\_HS</sub>) and low-side switch (R<sub>DSON\_LS</sub>); these are equal to: $$P_{COND} = R_{DSON \ HS} \cdot I_{OUT}^2 \cdot D + R_{DSON \ LS} \cdot I_{OUT}^2 \cdot (1 - D)$$ $$\tag{49}$$ where D is the duty cycle of the selected application and is given by the following formula: $$D = \frac{V_{OUT} + (R_{DSON\_LS} + DCRl) \cdot I_{OUT}}{V_{IN} - (R_{DSON_HS} - R_{DSON\_LS}) \cdot I_{OUT}}$$ (50) In order to obtain a more accurate extimation it is necessary to keep into account that the amount of resistance of the internal power MOSFET increases together with the temperature. For this reason, the value of $R_{DSONLS}$ , should be increased from the typical of a factor equal to 15%. 1. Switching losses due to high-side power MOSFET turn-ON and OFF; these can be calculated as per below: $$P_{SW} = V_{IN} \cdot I_{OUT} \cdot \frac{\left(T_{RISE} + T_{FALL}\right)}{2} F_{SW} = V_{IN} \cdot I_{OUT} \cdot T_{SW} \cdot F_{SW}$$ (51) where T<sub>RISE</sub> and T<sub>FALL</sub> are the overlap times of the voltage across the high side power switch (VDS) and the current flowing into it during turn-ON and turn-OFF phases, as shown in Figure 57. Switching losses. T<sub>SW</sub> is the equivalent switching time. For this device the typical value for the equivalent switching time is 20 ns. 1. Quiescent current losses, calculated as the equation below: $$P_Q = V_{IN} \cdot I_{Q,MAX} \tag{52}$$ where $I_Q$ is the quiescent current and depends on the $V_{BIAS}$ connections. If $V_{BIAS}$ is connected to GND, the maximum is equal to 3 mA. Otherwise if $V_{BIAS}$ is connected to $V_{OUT}$ the quiescent current is given by: $$I_{Q,MAX} = 0.8 \left[ mA \right] + \frac{1}{\eta_{L6983}} \cdot \frac{V_{BIAS}}{V_{IN}} \cdot 2.3 \left[ mA \right]$$ (53) The power losses are given by: $$P_{LOSS} = P_{COND} + P_{SW} + P_{O} \tag{54}$$ The junction temperature T<sub>J</sub> can be calculated as: $$T_{I} = T_{A} + R_{thIA} \cdot P_{LOSS} \tag{55}$$ where $T_A$ is the ambient temperature. $R_{thJA}$ is the equivalent thermal resistance junction to ambient of the device; it can be calculated as the parallel of many paths of heat conduction from the junctions to the ambient. For this device the path through the exposed pad is the one conducting the largest amount of heat. The $R_{thJA}$ measured on the demonstration board described in the following section is about 30 °C/W. DS13116 - Rev 1 page 51/63 It is also possible to estimate the junction temperature directly from the efficiency measures acquired on a stationary application condition. Considering that the power losses are given by: $$P_{LOSS} = P_{IN} - P_{OUT} \tag{56}$$ Neglecting the AC losses of the selected inductor, the power losses related to the L6983 are given by: $$P_{LOSS L6983} = V_{IN} \cdot I_{IN} - V_{OUT} \cdot I_{OUT} - DCRl \cdot I_{OUT}^{2}$$ $$\tag{57}$$ Therefore, the junction temperature T<sub>J</sub> can be calculated as: $$T_J = T_A + R_{thJA} \cdot P_{LOSS, L6983} \tag{58}$$ DS13116 - Rev 1 page 52/63 # 12 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK is an ST trademark. DS13116 - Rev 1 page 53/63 #### 12.1 QFN16 (3x3 mm) package information Figure 58. QFN16 (3x3 mm) package outline DS13116 - Rev 1 page 54/63 Table 11. QFN16 (3x3 mm) mechanical data | 5. | | mm | | |------|------------|------|------| | Dim. | Min. | Тур. | Max. | | А | 0.7 | 0.75 | 0.8 | | A1 | 0 | 0.02 | 0.05 | | A3 | 0.203 Ref. | | | | b | 0.18 | 0.25 | 0.3 | | D | 3.00 BSC | | | | E | 3.00 BSC | | | | е | 0.50 BSC | | | | D2 | 0.43 | 0.48 | 0.53 | | E2 | 0.81 | 0.86 | 0.91 | | L | 0.35 | 0.4 | 0.45 | | K | 0.84 | | | | K1 | 0.5 | | | | K2 | 0.86 | | | | N | | 16 | | | ND | | 4 | | | NE | | 4 | | | aaa | 0.05 | | | | bbb | 0.1 | | | | ccc | 0.05 | | | | ddd | 0.05 | | | | eee | 0.05 | | | Figure 59. QFN16 (3x3 mm) recommended footprint DS13116 - Rev 1 page 55/63 # 13 Ordering information Table 12. Order codes | Part numbers | Output voltage | Light load behavior | Package | Packaging | |--------------|----------------|--------------------------------------------------|---------|---------------| | L6983CQTR | Adj. | LCM (Low Consumption Mode) LNM (Low Noise Mode) | | | | L6983C50QTR | 5 V | | | | | L6983C33QTR | 3.3 V | | QFN16 | Tape and reel | | L6983NQTR | Adj. | | QINIO | rape and reer | | L6983N50QTR | 5 V | | | | | L6983N33QTR | 3.3 V | | | | DS13116 - Rev 1 page 56/63 # **Revision history** Table 13. Document revision history | Date | Revision | Changes | |-------------|----------|------------------| | 29-Oct-2019 | 1 | Initial release. | DS13116 - Rev 1 page 57/63 # **Contents** | 1 | Diag | ram | | 3 | |---|-------|----------|-------------------------------------------------------------------------|----| | 2 | Pin c | onfigur | ation | 4 | | 3 | Typic | cal appl | ication circuit | 6 | | 4 | Abso | olute ma | aximum ratings | 7 | | | 4.1 | ESD pr | rotection | 7 | | | 4.2 | Therma | al characteristics | 7 | | 5 | Elect | rical ch | naracteristics | 8 | | | 5.1 | Freque | ncy selection table | 10 | | 6 | Fund | tional c | lescription | 11 | | | 6.1 | Enable | | 11 | | | 6.2 | Soft-sta | art | 12 | | | 6.3 | Underv | oltage lockout | 13 | | | 6.4 | Light-lo | pad operation | 13 | | | | 6.4.1 | Low consumption mode (LCM) | 14 | | | | 6.4.2 | Low noise mode (LNM) | 18 | | | | 6.4.3 | Efficiency for low consumption mode and low noise mode part number | 19 | | | | 6.4.4 | Load regulation for low consumption mode and Low noise mode part number | 20 | | | 6.5 | Switch- | over feature | 21 | | | 6.6 | Spread | spectrum | 21 | | | 6.7 | Overvo | Itage protection | 21 | | | 6.8 | Overcu | rrent protection | 21 | | | 6.9 | Therma | al shutdown | 24 | | | 6.10 | Power | Good | 24 | | 7 | Clos | ing the | loop | 26 | | | 7.1 | GCO(s | ) control to output transfer function | 26 | | | 7.2 | Error a | mplifier compensation network | 27 | | | 7.3 | Voltage | e divider | 28 | | 8 | Appl | ication | notes | 29 | | | 8.1 | Prograi | mmable power up threshold | 29 | | | 8.2 | Externa | al synchronization (available for low noise mode only) | 29 | | |-----|----------------------|--------------------------------|--------------------------------------------------------|----|--| | | 8.3 | Output voltage adjustment | | | | | | 8.4 | Switching frequency | | | | | | 8.5 | Design of the power components | | | | | | | 8.5.1 | Input capacitor selection | 31 | | | | | 8.5.2 | Inductor selection | 32 | | | | | 8.5.3 | Output capacitor selection | 33 | | | 9 | Application board | | | | | | 10 | Effici | iency cı | urves | 37 | | | 11 | Ther | mal diss | sipation | 51 | | | 12 | Package information5 | | | 53 | | | | 12.1 | DFN6 ( | (3x3) package information | 54 | | | 13 | Orde | ring inf | formation | 56 | | | Pov | ision k | hietory | | 57 | | # **List of tables** | Table 1. | Pin description | 4 | |-----------|----------------------------------------------------------------|----| | Table 2. | Typical application component | 6 | | Table 3. | Absolute maximum ratings | 7 | | Table 4. | ESD performance | 7 | | Table 5. | Thermal data | 7 | | Table 6. | Electrical characteristics | 8 | | Table 7. | FSW selection | C | | Table 8. | External synchronization AC coupling suggested operation range | 30 | | Table 9. | Capacitor part numbers | 32 | | Table 10. | Bill of material | 35 | | Table 11. | QFN16 (3x3 mm) mechanical data | 55 | | Table 12. | Order codes | 56 | | Table 13. | Document revision history | 57 | # **List of figures** | Figure 1. | Block diagram | | |--------------------------|---------------------------------------------------------------------------------------------------------------------------|----| | Figure 2. | Pin connection (top through view) | | | Figure 3. | Basic application (adjustable version) | | | Figure 4. | Power-up/down behavior | | | Figure 5. | Soft-start procedure | | | Figure 6. | Soft-start phase with I <sub>OUT</sub> = 2.5 A | | | Figure 7. | Light load operation | | | Figure 8. | LCM operation with $I_{SKIP}$ = 600 mA typ. at zero load. L = 15 $\mu$ H; $C_{OUT}$ = 40 $\mu$ F | | | Figure 9. | LCM operation over loading condition (part 1-pulse skipping) | | | Figure 10. | LCM operation over loading condition (part 2-pulse skipping) | | | Figure 11. | LCM operation over loading condition (part 3-pulse skipping) | | | Figure 12. | LCM operation over loading condition (part 4-CCM) | | | Figure 13. | Low noise mode operation at zero load | | | Figure 14. | Light-load efficiency for low consumption mode and low noise mode - linear scale | | | Figure 15. | Light-load efficiency for low consumption mode and low noise mode - log scale | | | Figure 16. | Load regulation for LCM and LNM. V <sub>IN</sub> = 24 V; V <sub>OUT</sub> = 5 V; F <sub>SW</sub> = 400 kHz - linear scale | | | Figure 17. | Load regulation for low noise mode. $V_{IN}$ = 24 V; $V_{OUT}$ = 5 V; $F_{SW}$ = 400 kHz - log scale | 20 | | Figure 18. | Switch-over | 21 | | Figure 19. | Over current protection behavior | | | Figure 20. | Soft-start procedure with V <sub>OUT</sub> shorted to GND | 23 | | Figure 21. | Over current procedure with persistent short circuit between V <sub>OUT</sub> and GND | 24 | | Figure 22. | PGOOD thresholds | 25 | | Figure 23. | Block diagram of the loop | 26 | | Figure 24. | Trans-conductance embedded error amplifier | 27 | | Figure 25. | Leading network example | | | Figure 26. | Leading network example | | | Figure 27. | External synchronization. Direct connection | | | Figure 28. | External synchronization. AC coupling | | | Figure 29. | Application circuit | | | Figure 30. | Evaluation board schematic | | | Figure 31. | Top layer | | | Figure 32. | Bottom layer | | | Figure 33. | Efficiency V <sub>IN</sub> = 24 V; V <sub>OUT</sub> = 5 V; F <sub>SW</sub> = 0.4 MHZ | | | Figure 34. | Efficiency V <sub>IN</sub> = 24 V; V <sub>OUT</sub> = 5 V; F <sub>SW</sub> = 0.4 MHZ (log scale) | | | Figure 35. | Power losses V <sub>IN</sub> = 24 V; V <sub>OUT</sub> = 5 V; F <sub>SW</sub> = 0.4 MHZ | | | Figure 36. | Efficiency $V_{IN}$ = 12 V; $V_{OUT}$ = 5 V; $F_{SW}$ = 0.4 MHZ | | | Figure 37. | Efficiency V <sub>IN</sub> = 12 V; V <sub>OUT</sub> = 5 V; F <sub>SW</sub> = 0.4 MHZ (log scale) | 39 | | Figure 38. | Power losses V <sub>IN</sub> = 12 V; V <sub>OUT</sub> = 5 V; F <sub>SW</sub> = 0.4 MHZ | 39 | | Figure 39. | Efficiency V <sub>IN</sub> = 24 V; V <sub>OUT</sub> = 3.3 V; F <sub>SW</sub> = 0.4 MHZ | 40 | | Figure 40. | Efficiency V <sub>IN</sub> = 24 V; V <sub>OUT</sub> = 3.3 V; F <sub>SW</sub> = 0.4 MHZ (log scale) | 40 | | Figure 41. | Power losses V <sub>IN</sub> = 24 V; V <sub>OUT</sub> = 3.3 V; F <sub>SW</sub> = 0.4 MHZ | 41 | | Figure 42. | Efficiency V <sub>IN</sub> = 12 V; V <sub>OUT</sub> = 3.3 V; F <sub>SW</sub> = 0.4 MHZ | 42 | | Figure 43. | Efficiency V <sub>IN</sub> = 12 V; V <sub>OUT</sub> = 3.3 V; F <sub>SW</sub> = 0.4 MHZ (log scale) | | | Figure 44. | Power losses V <sub>IN</sub> = 12 V; V <sub>OUT</sub> = 3.3 V; F <sub>SW</sub> = 0.4 MHZ | | | Figure 45. | Efficiency V <sub>IN</sub> = 24 V; V <sub>OUT</sub> = 3.3 V; F <sub>SW</sub> = 1.0 MHZ | | | Figure 46. | Efficiency $V_{IN} = 24 \text{ V}$ ; $V_{OUT} = 3.3 \text{ V}$ ; $F_{SW} = 1.0 \text{ MHZ}$ (log scale) | | | Figure 46.<br>Figure 47. | Power losses V <sub>IN</sub> = 24 V; V <sub>OUT</sub> = 3.3 V; F <sub>SW</sub> = 1.0 MHZ | | | | | | | Figure 48. | Efficiency V <sub>IN</sub> = 12 V; V <sub>OUT</sub> = 3.3 V; F <sub>SW</sub> = 1.0 MHZ | | | Figure 49. | Efficiency V <sub>IN</sub> = 12 V; V <sub>OUT</sub> = 3.3 V; F <sub>SW</sub> = 1.0 MHZ (log scale) | 46 | DS13116 - Rev 1 page 61/63 | Figure 50. | Power losses V <sub>IN</sub> = 12 V; V <sub>OUT</sub> = 3.3 V; F <sub>SW</sub> = 1.0 MHZ | . 47 | |------------|----------------------------------------------------------------------------------------------------|------| | Figure 51. | . Efficiency V <sub>IN</sub> = 24 V; V <sub>OUT</sub> = 5 V; F <sub>SW</sub> = 1.0 MHZ | . 48 | | Figure 52. | Efficiency V <sub>IN</sub> = 24 V; V <sub>OUT</sub> = 5.0 V; F <sub>SW</sub> = 1.0 MHZ (log scale) | . 48 | | Figure 53. | Power losses V <sub>IN</sub> = 24 V; V <sub>OUT</sub> = 5.0 V; F <sub>SW</sub> = 1.0 MHZ | . 48 | | Figure 54. | Efficiency V <sub>IN</sub> = 12 V; V <sub>OUT</sub> = 5.0 V; F <sub>SW</sub> = 1.0 MHZ | . 49 | | Figure 55. | Efficiency V <sub>IN</sub> = 12 V; V <sub>OUT</sub> = 5.0 V; F <sub>SW</sub> = 1.0 MHZ (log scale) | . 50 | | Figure 56. | Power losses V <sub>IN</sub> = 12 V; V <sub>OUT</sub> = 5.0 V; F <sub>SW</sub> = 1.0 MHZ | . 50 | | Figure 57. | Switching losses | . 52 | | Figure 58. | QFN16 (3x3 mm) package outline | . 54 | | Figure 59. | QFN16 (3x3 mm) recommended footprint | . 55 | | | | | DS13116 - Rev 1 page 62/63 #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to <a href="https://www.st.com/trademarks">www.st.com/trademarks</a>. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2019 STMicroelectronics - All rights reserved DS13116 - Rev 1 page 63/63