### CY8CKIT-064S0S2-4343W # PSoC 64 Standard Secure – AWS Wi-Fi BT Pioneer Kit Guide Doc. # 002-30680 Rev. \*\* Cypress Semiconductor 198 Champion Court San Jose, CA 95134-1709 www.cypress.com #### Copyrights © Cypress Semiconductor Corporation, 2020. This document is the property of Cypress Semiconductor Corporation and its subsidiaries ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO. THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress shall have no liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. CYPRESS DOES NOT REPRESENT, WARRANT, OR GUARANTEE THAT CYPRESS PRODUCTS, OR SYSTEMS CREATED USING CYPRESS PRODUCTS, WILL BE FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION (collectively, "Security Breach"). Cypress disclaims any liability relating to any Security Breach, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from any Security Breach. In addition, the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. "High-Risk Device" means any device or system whose failure could cause personal injury, death, or property damage. Examples of High-Risk Devices are weapons, nuclear installations, surgical implants, and other medical devices. "Critical Component" means any component of a High-Risk Device whose failure to perform can be reasonably expected to cause, directly or indirectly, the failure of the High-Risk Device, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from any use of a Cypress product as a Critical Component in a High-Risk Device. You shall indemnify and hold Cypress, its directors, officers, employees, agents, affiliates, distributors, and assigns harmless from and against all claims, costs, damages, and expenses, arising out of any claim, including claims for product liability, personal injury or death, or property damage arising from any use of a Cypress product as a Critical Component in a High-Risk Device. Cypress products are not intended or authorized for use as a Critical Component in any High-Risk Device except to the limited extent that (i) Cypress's published data sheet for the product explicitly states Cypress has qualified the product for use in a specific High-Risk Device, or (ii) Cypress has given you advance written authorization to use the product as a Critical Component in the specific High-Risk Device and you have signed a separate indemnification agreement. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. # Contents | | Sarety | and Regulatory Compliance Information | 5 | |----|---------|---------------------------------------------------------------|----| | 1. | Introdu | ction | 7 | | | 1.1 | Kit Contents | 8 | | | 1.2 | Getting Started | 9 | | | 1.3 | Code Examples | | | | 1.4 | Board Details | 9 | | | 1.5 | Additional Learning Resources | 15 | | | 1.6 | Technical Support | | | | 1.7 | Documentation Conventions | | | | 1.8 | Acronyms | 16 | | 2. | Softwar | e Installation | 18 | | | 2.1 | Before You Begin | 18 | | | 2.2 | Install Software | 18 | | 3. | Kit Ope | ration | 19 | | | 3.1 | Theory of Operation | 19 | | | 3.2 | KitProg3: On-Board Programmer/Debugger | | | | | 3.2.1 Programming and Debugging using ModusToolbox | | | | | 3.2.2 USB-UART Bridge | | | | | 3.2.3 USB-I2C Bridge | 27 | | 4. | Runnin | g Code on PSoC64 Standard Secure - AWS MCU's | 28 | | | 4.1 | Provisioning Overview | 28 | | 5. | Hardwa | re | 30 | | | 5.1 | Schematics | 30 | | | 5.2 | Hardware Functional Description | 30 | | | | 5.2.1 CY8CMOD-064S0S2-4343W (MOD1) | 30 | | | | 5.2.2 PSoC 5LP-based KitProg3 (U2) | | | | | 5.2.3 Serial Interconnection between PSoC 5LP and PSoC 64 MCU | 36 | | | | 5.2.4 Serial Interconnection Between PSoC 5LP and CYW4343W | 37 | | | | 5.2.5 Power Supply System | | | | | 5.2.6 I/O Headers | 41 | | | | 5.2.7 CapSense Circuit | | | | | 5.2.8 LEDs | | | | | 5.2.9 Push Buttons | | | | | 5.2.10 Cypress Quad SPI NOR Flash | | | | | 5.2.11 Cypress Quad SPI F-RAM | | | | | 5.2.12 microSD card section | 45 | | | 5.2.13 PSoC 64 MCU USB Section | 46 | |------------------|-----------------------------------------------------------|----| | | 5.2.14 Potentiometer Section | 46 | | 5.3 | PSoC 64 Standard Secure – AWS Wi-Fi BT Pioneer Kit Rework | 47 | | | 5.3.1 CapSense Shield | | | | 5.3.2 ETM Trace Header | | | | 5.3.3 microSD Card Detect Multiplexing | 47 | | | 5.3.4 microSD Card SPI Multiplexing | | | | 5.3.5 U.FL (UMCC) Connector for External Antenna | | | | 5.3.6 U.FL (UMCC) Connector for Antenna Diversity | | | 5.4 | Bill of Materials | | | 5.5 | Frequently Asked Questions | 49 | | | | | | Revision History | | | # Safety and Regulatory Compliance Information The CY8CKIT-064S0S2-4343W PSoC® 64 Wi-Fi BT Secure Boot Pioneer Kit is intended for development purposes only. Users are advised to test and evaluate this kit in an RF development environment. This kit is not a finished product and when assembled may not be resold or otherwise marketed unless all required authorizations are first obtained. Contact <a href="mailto:support@cypress.com">support@cypress.com</a> for details. PSoC 64 Standard Secure – AWS Wi-Fi BT Pioneer Boards contain electrostatic discharge (ESD)- sensitive devices. Electrostatic charges readily accumulate on the human body and any equipment, which can cause a discharge without detection. Permanent damage may occur on devices subjected to high-energy discharges. Proper ESD precautions are recommended to avoid performance degradation or loss of functionality. Store unused PSoC 64 Standard Secure – AWS Wi-Fi BT Pioneer Boards in the protective shipping package. #### End-of-Life/Product Recycling The end-of-life cycle for this kit is five years from the date of manufacture mentioned on the back of the box. Contact your nearest recycler to discard the kit. #### **General Safety Instructions** #### **ESD Protection** ESD can damage boards and associated components. Cypress recommends that you perform procedures only at an ESD workstation. If an ESD workstation is unavailable, use appropriate ESD protection by wearing an anti-static wrist strap attached to a grounded metal object. #### **Handling Boards** CY8CKIT-064S0S2-4343W PSoC 64 Standard Secure – AWS Wi-Fi BT Pioneer Kit is sensitive to ESD. Hold the board only by its edges. After removing the board from its box, place it on a grounded, static-free surface. Use a conductive foam pad, if available. Do not slide the board over any surface. ## 1. Introduction Thank you for your interest in the CY8CKIT-064S0S2-4343W PSoC 64 Standard Secure – AWS Wi-Fi BT Pioneer Kit. The PSoC 64 Standard Secure – AWS Wi-Fi BT Pioneer Kit enables you to evaluate and develop your applications using the PSoC 64 Series MCU (hereafter called "PSoC 64 MCU") and CYW4343W WICED Wi-Fi/BT combo device. PSoC 64 MCU is Cypress' latest, ultra-low-power PSoC specifically designed for IoT Connectivity products using the Amazon Web Services (AWS) cloud platform. PSoC 64 MCU is a true programmable embedded system-on-chip, integrating a 150-MHz Arm® Cortex®-M4 as the primary application, up to 1856 KB Flash and 920 KB SRAM, Secure Digital Host Controller (SDHC) supporting SD/SDIO/eMMC interfaces, CapSense® touch-sensing, and programmable analog and digital peripherals that allow higher flexibility, in-field tuning of the design, and faster time-to-market. In addition, it delivers a pre-configured, PSA level-2 compliant secure execution environment, which is custom-built to support the Amazon FreeRTOS ecosystem. PSoC 64 also includes a rich execution environment for application development, with Amazon FreeRTOS support that communicates with the secure execution environment. The PSoC 64 Standard Secure – AWS Wi-Fi BT Pioneer Board offers compatibility with Arduino™ shields. The board features a PSoC 64 MCU, and a CYW4343W Wi-Fi/Bluetooth combo module. Cypress CYW4343W is a highly integrated single-chip solution that includes a 2.4 GHz WLAN IEEE 802.11 b/g/n MAC/baseband/radio and Bluetooth 5.1 support. The WLAN section supports SDIO interface to the host MCU (PSoC 64 MCU), and the Bluetooth section supports high-speed 4-wire UART interface to the host MCU. In addition, the board features an onboard programmer/debugger (KitProg3), a 512-Mbit Quad SPI NOR flash, a 4-Mbit Quad SPI F-RAM, a micro-B connector for USB device interface, a 5-segment CapSense slider, two CapSense buttons, a microSD card holder, an RGB LED, two user LEDs, one potentiometer, and two push buttons. The board supports operating voltages of 1.8 V, 2.5 V and 3.3 V for PSoC 64 MCU. You can use ModusToolbox™ to develop and debug your PSoC 64 MCU projects. ModusToolbox software is a set of tools that enable you to integrate Cypress devices into your existing development methodology. If you are new to PSoC 64 MCU and ModusToolbox IDE, refer to the application note AN221774 - Getting Started with PSoC 6 MCU to help you familiarize with the PSoC 64 MCU and help you create your own design using the ModusToolbox IDE. #### 1.1 Kit Contents The CY8CKIT-064S0S2-4343W PSoC 64 Standard Secure – AWS Wi-Fi BT Pioneer Kit has the following contents, as shown in Figure 1-1. - PSoC 64 Standard Secure AWS Wi-Fi BT Pioneer Board - USB Type-A to Micro-B cable - Four jumper wires (4 inches each) - Two jumper wires (5 inches each) - Quick Start Guide Figure 1-1. Kit Contents Inspect the contents of the kit; if you find any part missing, contact your nearest Cypress sales office for help: www.cypress.com/support. #### 1.2 Getting Started This guide will help you get acquainted with the PSoC 64 Standard Secure – AWS Wi-Fi BT Pioneer Kit· - The Software Installation chapter on page 18 describes the installation of the kit software. This includes the ModusToolbox to develop, program and debug applications on to the device. - The Kit Operation chapter on page 19 describes the major features of the PSoC 64 Wi-Fi BT Secure Boot Pioneer Kit and functionalities such as programming, debugging, and the USB-UART and USB-I<sup>2</sup>C bridges. - The Running Code on PSoC64 Standard Secure AWS MCU's chapter on page 28 describes multiple PSoC 64 MCU code examples that will help you understand how to create your own PSoC 6 MCU projects. - The Hardware chapter on page 30 provides a detailed hardware description, methods to use the onboard NOR flash, kit schematics, and the bill of materials (BOM). #### 1.3 Code Examples Code examples for Modus Toolbox can be found at https://github.com/cypresssemiconductorco/Code-Examples-for-ModusToolbox-Software. #### 1.4 Board Details The PSoC 64 Standard Secure – AWS Wi-Fi BT Pioneer Board has the following features: - CY8CMOD-064S0S2-4343W carrier module that contains: - □ PSoC 64 MCU (CYS0644ABZI-S2D44) - Murata 1DX ultra-small 2.4-GHz WLAN and Bluetooth functionality module based on CYW4343W - 512-Mbit external Quad SPI NOR Flash that provides a fast, expandable memory for data and code - 4-Mbit Quad SPI ferroelectric random-access memory (F-RAM) - KitProg3 onboard SWD programmer/debugger with USB-UART and USB-I2C bridge functionality - CapSense touch sensing slider (5 elements) and two buttons. The slider and buttons are capable of using self-capacitance (CSD) or mutual-capacitance (CSX) sensing methods. - A micro-B connector for USB device interface for PSoC 64 MCU - 1.8 V, 2.5 V and 3.3 V operation of PSoC 64 MCU is supported - Two user LEDs, an RGB LED, two user buttons, and a reset button for PSoC 64 MCU - A potentiometer - One Mode selection button and one Status LED for KitProg3 - A microSD Card holder Figure 1-2 shows the pinout of the Pioneer Board. Figure 1-2. Pioneer Board Pinout Table 1-1. PSoC 64 Standard Secure – AWS Wi-Fi BT Pioneer Board Pinout | Pin | Primary On-board Function | Secondary On-board<br>Function | Connection details | |-------|----------------------------------------------------|---------------------------------------|--------------------| | | | PSoC 64 MCU Pins | 3 | | XRES | Hardware Reset | _ | _ | | P0[2] | GPIO on non-Arduino header IO0 (J22.1) | - | _ | | P0[3] | GPIO on non-Arduino header IO1 (J22.2) | - | _ | | P0[4] | User button with<br>Hibernate wakeup<br>capability | GPIO on non-Arduino<br>header (J21.9) | _ | | P0[5] | RGB green LED<br>(LED5) | GPIO on non-Arduino header (J24.3) | - | Table 1-1. PSoC 64 Standard Secure – AWS Wi-Fi BT Pioneer Board Pinout (continued) | Pin | Primary On-board<br>Function | Secondary On-board<br>Function | Connection details | |-------|--------------------------------------------------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------| | P1[0] | CapSense RX for<br>buttons and<br>CapSense TX for<br>sliders | GPIO on non-Arduino<br>header IO7 (J22.8) | Remove R33 to disconnect from CapSense. Populate R145 to connect to GPIO on non-Arduino header. | | P1[1] | RGB red LED (LED5) | GPIO on non-Arduino<br>header (J24.1) | - | | P1[2] | USB Host Enable | _ | _ | | P1[3] | GPIO on non-Arduino<br>header IO2 (J22.3) | - | - | | P1[4] | User button with<br>Hibernate wakeup<br>capability | GPIO on non-Arduino<br>header (J21.10) | _ | | P1[5] | Orange user LED (LED8) | GPIO on non-Arduino<br>header (J24.2) | _ | | P5[0] | UART_RX | Arduino D0 (J4.1) | Remove R21 to disconnect from KitProg3. | | P5[1] | UART_TX | Arduino D1 (J4.2) | Remove R61 to disconnect from KitProg3. | | P5[2] | UART_RTS | Arduino D2 (J4.3) | Remove R19 to disconnect from KitProg3. | | P5[3] | UART_CTS | Arduino D3 (J4.4) | Remove R18 to disconnect from KitProg3. | | P5[4] | Arduino D4 (J4.5) | - | _ | | P5[5] | Arduino D5 (J4.6) | _ | _ | | P5[6] | Arduino D6 (J4.7) | _ | _ | | P5[7] | Arduino D7 (J4.8) | - | _ | | P6[0] | I2C SCL | Arduino (J3.10) | Remove R58 to disconnect from KitProg3. | | P6[1] | I2C SDA | Arduino (J3.9) | Remove R59 to disconnect from KitProg3. | | P6[2] | USB VBUS Detect | _ | _ | | P6[3] | USB Interrupt | _ | _ | | P6[4] | PSoC 64 MCU JTAG<br>TDO/SWD SWO | - | _ | | P6[5] | PSoC 64 MCU JTAG<br>TDI | - | _ | | P6[6] | PSoC 64 MCU JTAG<br>TMS/SWD SWDIO | - | _ | | P6[7] | PSoC 64 MCU JTAG<br>TCK/SWD SWCLK | | _ | | P7[0] | ETM Clock | - | _ | | P7[1] | CapSense CINTA | _ | _ | | P7[2] | CapSense CINTB | _ | _ | | P7[3] | RGB blue LED<br>(LED5) | GPIO on non-Arduino<br>header (J24.5) | - | Table 1-1. PSoC 64 Standard Secure – AWS Wi-Fi BT Pioneer Board Pinout (continued) | Pin | Primary On-board Function | Secondary On-board<br>Function | Connection details | |-------|--------------------------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------| | P7[4] | GPIO on non-Arduino<br>header IO15 (J21.8) | CapSense Shield | Remove R155 to disconnect from IO15 (J21.8). | | | | | Populate R38 to connect to CapSense Shield. | | P7[5] | Arduino D8 (J3.1) | _ | _ | | P7[6] | Arduino D9 (J3.2) | _ | _ | | P7[7] | CapSense CMOD | - | _ | | P8[0] | GPIO on non-Arduino<br>header IO4 (J22.5) | - | _ | | P8[1] | CapSense Button0<br>TX | GPIO on non-Arduino<br>header IO8 (J21.1) | Remove R24 to disconnect from CapSense. Populate R144 to connect to GPIO on non-Arduino header. | | P8[2] | CapSense Button1<br>TX | GPIO on non-Arduino<br>header IO9 (J21.2) | Remove R25 to disconnect from CapSense. Populate R143 to connect to GPIO on non-Arduino header. | | P8[3] | CapSense Slider0<br>RX | GPIO on non-Arduino<br>header IO10 (J21.3) | Remove R28 to disconnect from CapSense. Populate R142 to connect to GPIO on non-Arduino header. | | P8[4] | CapSense Slider1<br>RX | GPIO on non-Arduino<br>header IO11 (J21.4) | Remove R29 to disconnect from CapSense. Populate R152 to connect to GPIO on non-Arduino header. | | P8[5] | CapSense Slider2<br>RX | GPIO on non-Arduino<br>header IO12 (J21.5) | Remove R30 to disconnect from CapSense. Populate R153 to connect to GPIO on non-Arduino header. | | P8[6] | CapSense Slider3<br>RX | GPIO on non-Arduino<br>header IO13 (J21.6) | Remove R31 to disconnect from CapSense. Populate R151 to connect to GPIO on non-Arduino header. | | P8[7] | CapSense Slider4<br>RX | GPIO on non-Arduino<br>header IO14 (J21.7) | Remove R32 to disconnect from CapSense. Populate R149 to connect to GPIO on non-Arduino header. | | P9[0] | Extended Arduino A8<br>(J2.2) | ETM TRACEDATA[3] | Remove R125 to disconnect from J2 header. Populate R126 to connect to ETM Trace header. | | P9[1] | Extended Arduino A9<br>(J2.4) | ETM TRACEDATA[2] | Remove R124 to disconnect from J2 header. Populate R127 to connect to ETM Trace header. | | P9[2] | Extended Arduino<br>A10 (J2.6) | ETM TRACEDATA[1] | Remove R123 to disconnect from J2 header. Populate R128 to connect to ETM Trace header. | Table 1-1. PSoC 64 Standard Secure – AWS Wi-Fi BT Pioneer Board Pinout (continued) | Pin | Primary On-board Function | Secondary On-board Function | Connection details | |----------|---------------------------------|---------------------------------------|-----------------------------------------------------------------------------------------| | P9[3] | Extended Arduino<br>A11 (J2.8) | ETM TRACEDATA[0] | Remove R117 to disconnect from J2 header. Populate R129 to connect to ETM Trace header. | | P9[4] | Extended Arduino<br>A12 (J2.10) | - | - | | P9[5] | Extended Arduino<br>A13 (J2.12) | - | _ | | P9[6] | Extended Arduino<br>A14 (J2.14) | - | - | | P9[7] | Extended Arduino<br>A15 (J2.16) | - | - | | P10[0] | Arduino A0 (J2.1) | - | _ | | P10[1] | Arduino A1 (J2.3) | - | _ | | P10[2] | Arduino A2 (J2.5) | - | - | | P10[3] | Arduino A3 (J2.7) | _ | _ | | P10[4] | Arduino A4 (J2.9) | - | - | | P10[5] | Arduino A5 (J2.11) | - | - | | P10[6] | Potentiometer output | Extended Arduino A6<br>(J2.13) | Remove R51 to disconnect from potentiometer. | | P10[7] | Extended Arduino A7<br>(J2.15) | - | - | | P11[0] | QSPI F-RAM CS | - | - | | P11[1] | Red user LED<br>(LED9) | GPIO on non-Arduino<br>header (J24.4) | _ | | P11[2] | QSPI Flash CS | _ | - | | P11[3:6] | QSPI Flash IO[3:0] | _ | - | | P11[7] | QSPI Flash CLK | _ | _ | | P12[0] | Arduino header D11 (J3.4) | - | _ | | P12[1] | Arduino header D12<br>(J3.5) | - | _ | | P12[2] | Arduino header D13 (J3.6) | - | - | | P12[3] | Arduino header D10<br>(J3.3) | - | - | | P12[4] | microSD card CMD | - | Remove R168 to disconnect from microSD card connector. | | P12[5] | microSD card CLK | - | Remove R166 to disconnect from microSD card connector. | | P12[6] | ECO Crystal XIN | - | - | | P12[7] | ECO Crystal XOUT | | | Table 1-1. PSoC 64 Standard Secure – AWS Wi-Fi BT Pioneer Board Pinout (continued) | Pin | Primary On-board<br>Function | Secondary On-board<br>Function | Connection details | |-------------|--------------------------------------------------|-----------------------------------------|-----------------------------------------------------------| | P13[0] | microSD card DAT0 | microSD card MOSI | Remove R164 to disconnect microSD port (J20.7) from SDIO. | | | | | Populate R169 to connect microSD (J20.3) to SPI. | | P13[1] | microSD card DAT1 | microSD card MISO | Remove R163 to disconnect microSD port (J20.8) from SDIO. | | | | | Populate R165 to connect microSD (J20.7) to SPI. | | P13[2] | microSD card DAT2 | microSD card SPI CLK | Remove R162 to disconnect microSD port (J20.1) from SDIO. | | | | | Populate R167 to connect microSD (J20.5) to SPI. | | P13[3] | microSD card DAT3 | microSD card SPI<br>SSEL | _ | | P13[4] | GPIO on non-Arduino<br>header IO5 (J22.6) | - | - | | P13[5] | GPIO on non-Arduino<br>header IO6 (J22.7) | - | - | | P13[6] | GPIO on non-Arduino<br>header IO3 (J22.4) | - | - | | P13[7] | microSD card chip<br>detect | GPIO on non-Arduino header IO16 (J24.6) | Remove R161 to disconnect from microSD card detect. | | | | | Populate R160 to connect to IO16 (J24.6). | | | | CYW4343W Pins | | | BT_UART_TXD | UART interface with<br>Host MCU (PSoC 64<br>MCU) | - | _ | | BT_UART_RXD | UART interface with<br>Host MCU (PSoC 64<br>MCU) | - | _ | | BT_UART_CTS | UART interface with<br>Host MCU (PSoC 64<br>MCU) | - | _ | | BT_UART_RTS | UART interface with<br>Host MCU (PSoC 64<br>MCU) | - | _ | | BT_I2S_CLK | I2S serial clock | - | _ | | BT_I2S_WS | I2S serial word select | - | _ | | BT_I2S_DO | I2S serial data out | _ | _ | | BT_I2S_DI | I2S serial data in | _ | _ | Table 1-1. PSoC 64 Standard Secure – AWS Wi-Fi BT Pioneer Board Pinout (continued) | Pin | Primary On-board Function | Secondary On-board<br>Function | Connection details | |-----------|------------------------------------|--------------------------------|--------------------| | BT_IO_3 | Bluetooth general-<br>purpose I/Os | - | _ | | BT_IO_4 | Bluetooth general-<br>purpose I/Os | - | _ | | BT_IO_5 | Bluetooth general-<br>purpose I/Os | - | _ | | WL_GPIO_4 | Programable GPIO | - | - | #### 1.5 Additional Learning Resources Cypress provides a wealth of data at www.cypress.com/psoc6 to help you to select the right PSoC device for your design and to help you to quickly and effectively integrate the device into your design. #### 1.6 Technical Support For assistance, visit Cypress Support or contact customer support at +1(800) 541-4736 Ext. 3 (in the USA) or +1 (408) 943-2600 Ext. 3 (International). You can also use the following support resources if you need quick assistance: - Self-help (Technical Documents) - Local Sales Office Locations #### 1.7 Documentation Conventions Table 1-2. Document Conventions for Guides | Convention | Usage | |--------------------|-------------------------------------------------------------------------------------------------------------------------| | Courier New | Displays file locations, user entered text, and source code: C:\cd\icc\ | | Italics | Displays file names and reference documentation: Read about the sourcefile.hex file in the PSoC Creator User Guide. | | File > Open | Represents menu paths:<br>File > Open > New Project | | Bold | Displays commands, menu paths, and icon names in procedures:<br>Click the <b>File</b> icon and then click <b>Open</b> . | | Times New Roman | Displays an equation: $2+2=4$ | | Text in gray boxes | Describes cautions or unique functionality of the product. | ### 1.8 Acronyms Table 1-3. Acronyms Used in this Document | Acronym | Definition | | |---------|------------------------------------|--| | ADC | Analog-to-Digital Converter | | | BLE | Bluetooth Low Energy | | | ВОМ | Bill of Materials | | | ВТ | Bluetooth | | | CINT | Integration Capacitor | | | CMOD | Modulator Capacitor | | | CPU | Central Processing Unit | | | CSD | CapSense Sigma Delta | | | CSX | CapSense Crosspoint | | | DC | Direct Current | | | Del-Sig | Delta-Sigma | | | DMA | Direct Memory Access | | | ECO | External Crystal Oscillator | | | ESD | Electrostatic Discharge | | | ETM | Embedded Trace Macrocell | | | GPIO | General-Purpose Input/Output | | | HID | Human Interface Device | | | I2C | Inter-Integrated Circuit | | | I2S | Inter-IC Sound | | | IC | Integrated Circuit | | | IDE | Integrated Development Environment | | | IoT | Internet of Things | | | LED | Light-emitting Diode | | | LPO | Low Power Oscillator | | | PC | Personal Computer | | | PDM | Pulse Density Modulation | | | PSoC | Programmable System-on-Chip | | | PWM | Pulse Width Modulation | | | QSPI | Quad Serial Peripheral Interface | | | SAR | Successive Approximation Register | | | SDHC | Secure Digital Host Controller | | | SDIO | Secure Digital Input Output | | | SMIF | Serial Memory Interface | | | SPI | Serial Peripheral Interface | | | SRAM | Serial Random Access Memory | | Table 1-3. Acronyms Used in this Document (continued) | Acronym | Definition | |---------|---------------------------------------------| | SWD | Serial Wire Debug | | UART | Universal Asynchronous Receiver Transmitter | | USB | Universal Serial Bus | | WCO | Watch Crystal Oscillator | ## 2. Software Installation This chapter describes the steps to install the software tools and packages on a PC for using the CY8CKIT-064S0S2-4343W Kit. This includes the ModusToolbox on which the projects will be built and used for programming. The detailed steps for installation on MacOS and Linux can be found in the Secure Boot SDK User Guide. #### 2.1 Before You Begin To install Cypress software, you will require administrator privileges. However, they are not required to run the software once it has been installed. Before you install the kit software, close any other Cypress software that is currently running. #### 2.2 Install Software Please follow steps outlined in the Amazon Getting Started with the Cypress CY8CKIT-064S0S2-4343W guide. # 3. Kit Operation This chapter introduces you to various features of the PSoC 64 Standard Secure – AWS Wi-Fi BT Pioneer Board, including the theory of operation and the onboard KitProg3 programming and debugging functionality, USB-UART and USB-I2C bridges. #### 3.1 Theory of Operation The PSoC 64 Standard Secure – AWS Wi-Fi BT Pioneer Board is built around a PSoC 64 MCU. Figure 3-1 shows the block diagram of the PSoC 64 MCU device used on the board. For details of device features, see the device datasheet. Figure 3-1. PSoC 64 MCU Block Diagram **Note:** PSoC 64 MCU has up to 1024 KB of SRAM; however, 104 KB is reserved for system usage, leaving 920 KB for applications. Similarly, it has up to 2048 KB of application Flash out of which only 1856 KB is usable. - Figure 3-2 shows the block diagram of the CY8CKIT-064S0S2-4343W Carrier Module. - Figure 3-3 shows the block diagram of the CYW9-BASE-01 Pioneer Board. Figure 3-2. Block Diagram of CY8CMOD-064S0S2-4343W (Carrier Module) Figure 3-3. Block Diagram of Pioneer Board #### CYW9-BASE-01 Architecture Block Diagram The CY8CKIT-064S0S2-4343W PSoC 64 Standard Secure – AWS Wi-Fi BT Pioneer Kit comes with the PSoC 64 Wi-Fi BT Secure Boot Pioneer Board. Figure 3-4 and Figure 3-5 show the markup of the Pioneer Board. Figure 3-4. PSoC 64 Standard Secure – AWS Wi-Fi BT Pioneer Board - Top View Figure 3-5. PSoC 64 Standard Secure - AWS Wi-Fi BT Pioneer Board - Bottom View The PSoC 64 Standard Secure – AWS Wi-Fi BT Pioneer Board has the following peripherals: - 1. Power LED (LED1): This Yellow LED indicates the status of power supplied to board. - 2. **KitProg3 USB connector (J6):** The USB cable provided along with the PSoC 64 Standard Secure AWS Wi-Fi BT Pioneer Board connects between this USB connector and the PC to use the KitProg3 onboard programmer and debugger and to provide power to the board. - 3. **PSoC 64 MCU VDD power selection jumper (J14):** This jumper is used to select the PSoC 64 MCU VDD supply voltage between 1.8 V and 3.3 V. During provisioning, this jumper must be in the 3.3 V position and J26 must be removed. This provides 2.5 V to the PSoC 64 VDD. - 4. **KitProg3 programming mode selection button (SW3):** This button can be used to switch between various modes of operation of KitProg3 (CMSIS-DAP BULK, CMSIS-DAP HID or DAPLink modes). For more details, see the KitProg3 User Guide. - 5. **PSoC 64 MCU VDD current measurement jumper (J15):** An ammeter can be connected to this jumper to measure the current consumed by the PSoC 64 MCU VDD power domain. - 6. **PSoC 64 MCU VDD select jumper (J26):** This jumper is used to change VCC\_3V3 to 2.5 V. When jumper shunt is present, VCC\_3V3 is 3.3 V and when removed, it is 2.5 V. This is needed for provisioning but the kit is not meant to operate at 2.5 V. - 7. **PSoC 64 MCU VDDIO2 and CYW4343W VDDIO power selection jumper (J16):** This jumper is used to select the PSoC 64 MCU VDDIO2 and CYW4343W VDDIO supply voltage between 1.8 V and 3.3 V. This is not loaded by default. - 8. **PSoC 64 MCU VDDIO0 current measurement jumper (J19):** An ammeter can be connected to this jumper to measure the current consumed by the PSoC 64 MCU VDDIO0 power domain. This is not loaded by default. - 9. **External power supply VIN connector (J5):** This connector connects an external DC power supply input to the onboard regulators. - 10. PSoC 64 MCU user buttons (SW2 and SW4): These buttons can be used to provide an input to PSoC 64 MCU. Note that by default these buttons connect the PSoC 64 MCU pin to ground when pressed, so you need to configure the PSoC 64 MCU pin as a digital input with resistive pull-up for detecting the button press. These buttons also provide a wake-up source from low-power modes of the device. - 11. **Potentiometer connection jumper (J25):** This jumper connects the PSoC 64 MCU VDDA to the potentiometer. - 12. **Potentiometer (R1):** This is a 10k Ohm potentiometer connected to PSoC 64 MCU pin P10[6]. It can be used to simulate a sensor output to the PSoC 64 MCU. - 13. **Arduino-compatible power header (J1):** This header powers the Arduino shields. It also has a provision to power the kit though the VIN input. - 14. **PSoC 64 MCU reset button (SW1):** This button is used to reset the PSoC 64 MCU. It connects the PSoC 64 MCU reset (XRES) pin to ground. - 15. **PSoC 64 MCU debug and trace header (J12):** This header can be connected to an Embedded Trace Macrocell (ETM)-compatible programmer/debugger. This is not loaded by default. - 16. **PSoC 64 MCU program and debug header (J11):** This 10-pin header allows you to program and debug the PSoC 64 MCU using an external programmer such as MiniProg4. - 17. **Arduino Uno R3-compatible I/O headers (J2, J3, and J4):** These I/O headers bring out pins from PSoC 64 MCU to interface with the Arduino shields. Some of these pins are multiplexed with onboard peripherals and are not connected to PSoC 64 MCU by default. For detailed information on how to rework the kit to access these pins, see Table 1-1 on page 10. - 18. CapSense slider (SLIDER) and buttons (BTN0 and BTN1): The CapSense touch-sensing slider and two buttons, all of which are capable of both self-capacitance (CSD) and mutual-capacitance (CSX) operation, allow you to evaluate Cypress' fourth-generation CapSense technology. The slider and buttons have a 1-mm acrylic overlay for smooth touch sensing. - 19. **PSoC 64 MCU VDDIO2 current measurement jumper (J18):** An ammeter can be connected to this jumper to measure the current consumed by the PSoC 64 MCU VDDIO2 power domain. This jumper is not loaded by default on the board. Before populating the jumper for current measurements, ensure that R94 is removed. - 20. **CYW4343W VDDIO current measurement jumper (J17)**: An ammeter can be connected to this jumper to measure the current consumed by the CYW4343W VDDIO power domain. - 21. Cypress serial NOR flash memory (S25FL512S, U3): A S25FL512S NOR flash of 512-Mbit capacity is connected to the Quad SPI interface of the PSoC 64 MCU. The NOR device can be used for both data and code memory with execute-in-place (XIP) supports and encryption. - 22. Cypress PSoC 64 with CYW4343W Carrier Module (CY8CMOD-064S0S2-4343W, MOD1): This kit is designed to highlight the features of the PSoC 64 MCU on the CY8CMOD-064S0S2-4343W. For details, see CY8CMOD-064S0S2-4343W (MOD1) on page 30. - 23. **CYW4343W** based Murata Type 1DX module: The Type 1DX module is an ultra-small module that includes 2.4 GHz and WLAN and Bluetooth functionality. Based on Cypress CYW4343W, the module provides high-efficiency RF front end circuits. To ease Wi-Fi certification, the Type 1DX module complies with IEEE 802.11a/b/g/n and Bluetooth 5.1 plus EDR, Power Class 1 + BLE. - 24. Wi-Fi/BT antenna: This is the onboard antenna connected to the Wi-Fi and Bluetooth module. - 25. **PSoC 64 MCU:** This kit is designed to highlight the features of the PSoC 64 MCU. For details on PSoC 64 MCU pin mapping, refer to Table 1-1 on page 10. - 26. Cypress serial Ferroelectric RAM (CY15B104QSN, U4): The CY15B104QSN is a 4-Mbit non-volatile memory employing an advanced ferroelectric process. F-RAM is nonvolatile and performs reads and writes similar to a RAM. It provides reliable data retention for 151 years and is connected to the Quad SPI interface of the PSoC 64 MCU. - 27. **CYW4343W VBAT current measurement jumper (J8):** An ammeter can be connected to this jumper to measure the current consumed by the CYW4343W VBAT power domain. - 28. **CYW4343W VBAT power selection jumper (J9):** This jumper is used to select the CYW4343W VBAT supply voltage between 1.8 V, 3.3 V and 3.6 V. This board supports VBAT voltages of 3.3 V and 3.6 V. VBAT is 3.3 V when the jumper is not inserted and 3.6 V when the jumper is inserted. - 29. PSoC 64 MCU user LEDs (LED8 and LED9): These two user LEDs can operate at the entire operating voltage range of the PSoC 64 MCU. The LED is active LOW, so the pins must be driven to ground to turn ON the LED. - 30. PSoC 64 MCU I/O headers (J21, J22, J24): These headers provide connectivity to PSoC 64 MCU GPIOs that are not connected to the Arduino compatible headers. Some of these I/Os are also connected to on-board peripherals see Table 1-1 on page 10 for pin mapping. These are not loaded by default. - 31. **RGB LED (LED5):** This onboard RGB LED can be controlled by the PSoC 64 MCU. The LEDs are active LOW, so the pins must be driven to ground to turn ON the LEDs. - 32. **Wi-Fi/BT GPIO header (J23):** This header brings out a few I/Os of the CYW4343W for general purpose applications. This is not loaded by default. - 33. **PSoC 64 MCU USB device connector (J7):** The USB cable provided with the PSoC 64 Standard Secure AWS Wi-Fi BT Pioneer Kit can be connected between this USB connector and the PC to use the PSoC 64 MCU USB device applications. - 34. **Optional USB Host power supply header (J10):** This header provides an option to supply external power to the PSoC 64 MCU USB when used as a USB Host. This is not loaded by default. - 35. **KitProg3 status LED (LED2):** This Yellow LED indicates the status of KitProg3. For details on the KitProg3 status, see the KitProg3 User Guide. - 36. **KitProg3 (PSoC 5LP) programmer and debugger (CY8C5868LTI-LP039, U2):** The PSoC 5LP device (CY8C5868LTI-LP039) serving as KitProg3 is a multi-functional system which includes a SWD programmer, debugger, USB-I2C bridge and USB-UART bridge. For more details, see the KitProg3 User Guide. - 37. **microSD Card holder (J20):** Provide SDHC interface with microSD cards with the option to detect the presence of the card. See Hardware Functional Description on page 30 for details on various hardware blocks. #### 3.2 KitProg3: On-Board Programmer/Debugger The PSoC 64 Standard Secure – AWS Wi-Fi BT Pioneer Board can be programmed and debugged using the onboard KitProg3. KitProg3 is an onboard programmer/debugger with USB-UART and USB-I2C functionality. A Cypress PSoC 5LP device is used to implement KitProg3 functionality. For more details on the KitProg3 functionality, see the KitProg3 User Guide. #### 3.2.1 Programming and Debugging using ModusToolbox This section presents a quick overview of programming and debugging using ModusToolbox. For detailed instructions, see **Help > ModusToolbox IDE Documentation > User Guide**. Connect the board to the PC using the USB cable, as shown in Figure 3-6. It enumerates as a USB Composite Device if you are connecting it to your PC for the first time. KitProg3 can operate either in CMSIS-DAP Bulk mode (default), CMSIS-DAP HID mode or DAPLink mode (DAPLink mode is required for programing using Mbed CLI). KitProg3 also supports CMSIS-DAP Bulk with two UARTs. Programming is faster with the Bulk mode. The status LED (Yellow) is always ON in Bulk mode, ramping at 1 Hz rate in HID mode, and ramping at 2 Hz rate in DAPLink mode. Press and release the Mode select button (SW3) to switch between these modes. If you do not see the desired LED status, see the KitProg3 User Guide for details on the KitProg3 status and troubleshooting instructions. Figure 3-6. Connect USB Cable to USB Connector on the Board #### 3.2.2 USB-UART Bridge The KitProg3 on the PSoC 64 Standard Secure – AWS Wi-Fi BT Pioneer Board can act as a USB-UART bridge. The primary UART and flow-control lines between the PSoC 64 MCU and the KitProg3 are hard-wired on the board, as Figure 3-7 shows. Figure 3-7. UART Connection between KitProg3 and PSoC 64 MCU The secondary UART and flow-control lines between the CYW4343W and the KitProg3 are hard-wired on the board, as Figure 3-8 shows. Figure 3-8. UART Connection between KitProg3 and CYW4343W For more details on the KitProg3 USB-UART functionality, see the KitProg3 User Guide. #### 3.2.3 USB-I2C Bridge The KitProg3 can function as a USB-I2C bridge and can communicate with the Bridge Control Panel (BCP) software which acts as an I2C master. The I2C lines on the PSoC 64 MCU are hard-wired on the board to the I2C lines of the KitProg3, with onboard pull-up resistors as Figure 3-9 shows. The USB-I2C supports I2C speeds of 50 kHz, 100 kHz, 400 kHz, and 1 MHz. For more details on the KitProg3 USB-I2C functionality, see the KitProg3 User Guide. Figure 3-9. I2C Connection between KitProg3 and PSoC 64 MCU # 4. Running Code on PSoC64 Standard Secure - AWS MCU's The CY8CKIT-064S0S2-4343W PSoC 64 Standard Secure – AWS Wi-Fi BT Pioneer Kit can run code examples available on FreeRTOS Amazon build system. Please follow steps outlined in the Amazon Getting Started with the Cypress CY8CKIT-064S0S2-4343W guide. The sub-section below provides a high level overview of the provisioning flow used in this MCU. #### 4.1 Provisioning Overview Provisioning is a process by which secure assets like keys and security policies are injected into the device. This step typically occurs in a secure manufacturing environment that has a Hardware Security Module (HSM). For a more detailed overview of what provisioning entails, see Chapter 2 of the Secure Boot SDK User Guide. In the context of evaluating this kit, the provisioning flow can be visualized as follows: Figure 4-1. Provisioning Flow For evaluation purposes, the Secure Boot SDK provides the following assets to easily provision your device: - 1. A development cy\_auth JWT token; this authorizes a development HSM keypair which is used by your PC to provision the chip. - 2. A development rot\_auth JWT token; this authorizes a development RoT keypair which can be used to sign your assets, such as image keys and policies. In addition, the SDK provides tools to do the following: - 1. Generate image keys - 2. Form provisioning packets - 3. Scripts to run the entrance exam and provisioning process on your development PC Once the chip has been provisioned with the Public Image key, it will only boot images signed by the associated Private key. Optionally, the image can be encrypted if the Boot and Upgrade policy specifies it. The signing and encryption process is a post build script provided by the Secure Boot SDK. The build and encrypt/signing flow for a CY8CKIT-064S0S2-4343W target using the ModusToolbox make process is shown below. Figure 4-2. Build and Encrypt/Signing Flow ### 5. Hardware #### 5.1 Schematics Refer to the schematic files available on the kit webpage. #### 5.2 Hardware Functional Description This section explains in detail the individual hardware blocks. #### 5.2.1 CY8CMOD-064S0S2-4343W (MOD1) CY8CMOD-064S0S2-4343W is a castellated PCB module which consists mainly of PSoC 64 MCU and CYW4343W devices. The module also houses a 2.45-GHz/5-GHz dual-band chip antenna, RF switch for antenna diversity, Low Power Oscillator (LPO) for CYW4343W, crystal oscillators for PSoC 64 MCU, modulation and integration capacitors to support CapSense and other passive components required for the proper working of PSoC 64 MCU and CYW4343W. A pre-certified Type 1DX module with CYW4343W from Murata, LBEE5KL1DX, is used for ease of development. CYW4343W supports only the 2.45 GHz band, but the antenna used is a 2450AD14A5500 Dual Band 2.45 GHz/5 GHz Mini Chip Antenna from Johanson, to use the same antenna across different designs. The castellated PCB module has 137 castellated pads, which are used for different voltage rails and I/O signals of the PSoC 64 MCU and the CYW4343W. For more information, see the PSoC 6 MCU webpage, Murata Type 1DX webpage and the datasheet. Figure 5-1. Schematics of CY8CMOD-064S0S2-4343W #### **Carrier Module Footprint** #### 5.2.2 PSoC 5LP-based KitProg3 (U2) An onboard PSoC 5LP (CY8C5868LTI-LP039) device is used as KitProg3 to program and debug the PSoC 64 MCU. The PSoC 5LP device connects to the USB port of a PC through a USB connector and to the SWD and other communication interfaces of the PSoC 64 MCU. The PSoC 5LP device is a true system-level solution providing MCU, memory, analog, and digital peripheral functions in a single chip. For more information, visit the PSoC 5LP web page. Also, see the CY8C58LPxx Family datasheet. Figure 5-2. Schematics of PSoC 5LP based KitProg3 #### 5.2.3 Serial Interconnection between PSoC 5LP and PSoC 64 MCU In addition to the use as an onboard programmer, the PSoC 5LP device functions as an interface for the USB-UART and USB-I2C bridges, as shown in Figure 5-3. The USB-Serial pins of the PSoC 5LP device are hard-wired to the I2C/UART pins of the PSoC 64 MCU. These pins are also available on the Arduino-compatible I/O headers. Figure 5-3. Schematics of Programming and Serial Interface Connections ## 5.2.4 Serial Interconnection Between PSoC 5LP and CYW4343W The PSoC 5LP device also has a secondary UART that is connected to the BT\_UART of CYW4343W (Murata Type 1DX). Figure 5-4. Serial Interconnection Between PSoC 5LP and CYW4343W ## 5.2.5 Power Supply System The power supply system on this board is versatile, allowing the input supply to come from the following sources: - 5 V from the onboard USB Micro-B connectors (**J6** and **J7**) - 7 V–12 V from external power supply at VIN through barrel jack (**J5**) or from Arduino header pin J1.1 Figure 5-5. Schematics of Power Supply Input and OR'ing ## 5.2.5.1 Voltage regulators The power supply system is designed for the voltage configurations listed in Table 5-1. Some configurations achievable on this kit are outside the operating range for the device. However, it is not possible to achieve all applicable configurations by changing jumper positions but rather requires rework of respective 0-ohm resistors. VDDIO\_WL and VDDIO2\_MCU must be at the same voltage since they power the SDIO interface between PSoC 64 MCU and CYW4343W. Hence both are supplied by the VCC\_VDDIO2\_IN domain. Three buck regulators **U15**, **U13** and **U7** are used to achieve 1.8 V, 3.3 V and 3.6 V outputs respectively. Figure 5-6 shows the schematics of the voltage regulator circuits. Table 5-1. Operating voltage ranges of domains | Voltage Domain | Carrier Module (MOD1) Power Pins powered by the | Operating<br>Voltage | | Voltage<br>Configuration | Voltage<br>Selection | |----------------|---------------------------------------------------------------|----------------------|---------|--------------------------|-----------------------| | | domain | Min (V) | Max (V) | applicable in kit | Header | | VCC_VBAT | VBAT_WL | 3.2 | 4.2 | 3.6V, 3.3V | J9 | | VCC_VDDIO2_IN | VDDIO2_MCU, VDDIO_WL | 1.62 | 1.98 | 1.8V | J16 (not loaded) | | VTARG | VDDD_MCU, VDDIO1_MCU,<br>VDDA_MCU, VDD_NS_MCU,<br>VBACKUP_MCU | 1.7 | 3.6 | 1.8, 2.5, 3.3V | J14 | | VCC_VDDIO0 | VDDIO0_MCU | 1.7 | 3.6 | 1.8, 2.5, 3.3V | None<br>(uses 0 Ohms) | Figure 5-6. Voltage Regulators #### 5.2.5.2 Voltage Selection VCC\_VBAT has a dedicated regulator that changes voltage by varying the feedback voltage through the resistor network at **J9**. VTARG and VCC\_VDDIO2\_IN have dedicated 3-pin voltage selection headers **J14** and **J16** respectively that select between VCC\_3V3 or VCC\_1V8 voltages. Figure 5-7 shows the schematics of the power selection circuits. Figure 5-7. Voltage Selection Headers VCC\_VDDIO0 voltage can be selected between VCC\_3V3 and VCC\_1V8 using zero-ohm resistors. It is connected to VCC\_3V3 by default as microSD card (powered by VCC\_VDDIO0) works only at 3.3V. Figure 5-8 shows the schematics of the voltage selection circuits. Figure 5-8. Voltage Selection #### **VDDIO0 Voltage Selection** #### 5.2.5.3 Current Measurement Headers The current of the following domains have dedicated 2-pin headers to facilitate easy current measurement using an ammeter across the pins. **Note:** If a header is not loaded by default, it is by-passed using a 0-ohm resistor parallel to it. Please make sure to remove the corresponding 0-ohm resistor (as per Figure 5-9) before measuring current across the header. Table 5-2. Current Measurement Headers | Domain Name | Header Reference Designator | Loaded by default | |-------------|-----------------------------|-------------------| | VBAT | J8 | Υ | | P6_VDD | J15 | Y | | VDDIO_WL | J17 | Υ | | VDDIO2 | J18 | N | | VDDIO0 | J19 | N | Figure 5-9. Current Measurement Headers **Note:** When measuring P6\_VDD current, make sure that the J25 jumper shunt is removed. This will disconnect the potentiometer from VDDA and removes the leakage caused by it. #### 5.2.6 I/O Headers #### 5.2.6.1 Arduino-compatible Headers (J1, J2, J3, J4) The board has four Arduino-compatible headers: **J1**, **J2**, **J3**, and **J4**. You can connect 3.3 V Arduino-compatible shields to develop applications based on the shield's hardware. **Note:** 5-V shields are not supported and connecting a 5-V shield may permanently damage the board. **Note:** All Arduino header pins are not connected to the same voltage reference. ARD\_D[10:13] are powered by VDDIO0 whereas rest are powered by domains connected to VTARG. Hence Arduino shields particularly that use ARD D[10:13] must no be used when VTARG is 1.8V. #### 5.2.6.2 PSoC 64 MCU I/O Headers (J21, J22, and J24) These headers provide connectivity to PSoC 64 MCU GPIOs that are not connected to the Arduino-compatible headers. The majority of these pins are multiplexed with onboard peripherals and are not connected to the PSoC 64 MCU by default. #### 5.2.6.3 WL/BT I/O Headers (J23) These headers provide connectivity to a few of the CYW4343W GPIOs that are available at the castellated pads. All these I/Os work at the VDDIO\_WL voltage (1.8 V by default). Figure 5-10. I/O Headers ## 5.2.7 CapSense Circuit A CapSense slider and two buttons, all supporting both self-capacitance (CSD) and mutual-capacitance (CSX) sensing are connected to the PSoC 64 MCU as Figure 5-11 shows. Three external capacitors - CMOD for CSD, CINTA and CINTB for CSX - are present on the CY8CMOD-064S0S2-4343W. Note that CINTB can be reused as CSH. For details on using CapSense including design guidelines, see the Getting Started with CapSense Design Guide. Figure 5-11. Schematics of CapSense Circuit Simultaneous GPIO switching with unrestricted drive strengths and frequency can affect CapSense and ADC performance. For more details, see the Errata section of the corresponding device datasheet. ## 5.2.8 LEDs **LED2** (Yellow) indicates the status of KitProg3 (See the KitProg3 User Guide for details). **LED1** (Yellow) indicates the status of the power supplied to the board. The board also has two user-controllable LEDs (**LED8** and **LED9**) and an RGB LED (**LED5**) connected to PSoC 64 MCU pins for user applications. Figure 5-12. LEDs #### 5.2.9 Push Buttons The board has a reset button, two user-controllable buttons and a KitProg3 Mode selection button. The reset button (**SW1**) is connected to the XRES pin of the PSoC 64 MCU and is used to reset the device. Two user buttons (**SW2** and **SW4**) are connected to pin P0[4] and P1[4] of the PSoC 64 MCU respectively. In addition, the Mode selection button (**SW3**) is connected to the PSoC 5LP device for programming mode selection (Refer to the KitProg3 User Guide for details). All buttons are active LOW configuration and short to GND when pressed. The CY8CMOD-064S0S2-4343W has a pull-up on the PSoC 64 MCU XRES line. Figure 5-13. Schematics of Push Buttons ## 5.2.10 Cypress Quad SPI NOR Flash The PSoC 64 Standard Secure – AWS Wi-Fi BT Pioneer Board has a Cypress NOR flash memory (S25FL512SAGMFI010) of 512Mb capacity. The NOR flash is connected to the Quad SPI interface of the PSoC 64 MCU device. The NOR flash device can be used for both data and code with execute-in-place (XIP) support and encryption. Figure 5-14. Schematics of QSPI Flash ## 5.2.11 Cypress Quad SPI F-RAM The PSoC 64 Pioneer Board contains a CY15B104QSN Excelon™ F-RAM device, which can be accessed through Quad SPI interface. The F-RAM is 4-Mbit (512K × 8) and is capable of Quad SPI speed up to 108 MHz but the PSoC 64 MCU is limited to 80 MHz. Figure 5-15. Schematics of Quad SPI F-RAM #### 5.2.12 microSD card section The PSoC 64 Standard Secure – AWS Wi-Fi BT Pioneer Board contains a bottom-mounted microSD card holder with card detect pin that is connected to the PSoC 64 MCU. It is powered by VDD\_VDDIO0 (connected to VCC\_3V3 by default). The PSoC 64 MCU is capable of UHS-I but is limited to High-Speed mode (50 MHz clock) in this kit. By default, the PSoC 64 MCU device is connected using an SDHC interface but optionally can be connected using SPI by re-working a few zero-ohm resistors. Figure 5-16. Schematics of microSD Card Section #### 5.2.13 PSoC 64 MCU USB Section The board contains a micro-B USB connector for the PSoC 64 MCU. It is capable of both device and host functionality. Although the PSoC 64 MCU does not support USB-OTG, the hardware is compliant with it. By default, the PSoC 64 MCU device will work as a USB device; when an OTG cable (all such cables have ID pin connected to GND) is connected, it will work as a USB Host. As a USB Host, the board must provide power to a USB device that is connected to it. This power is provided by VBUS\_HOST which is controlled by the PSoC 64 MCU using a load switch. By default, VBUS\_HOST is powered using KP\_VBUS and optionally can be powered using external sources through **J10**. Figure 5-17. PSoC 64 MCU USB #### 5.2.14 Potentiometer Section The board contains a 10K potentiometer connected to pin A6 (P10[6]) of Arduino-header (J2). The fixed ends are connected to VDDA (VDD\_POT through J25) and GND and hence may contribute to leakage current on the P6\_VDD. Remove jumper J25 to disconnect power from the potentiometer when measuring P6\_VDD current. Figure 5-18. Schematics of Potentiometer ## 5.3 PSoC 64 Standard Secure – AWS Wi-Fi BT Pioneer Kit Rework ## 5.3.1 CapSense Shield The hatched pattern around the CapSense buttons and slider are connected to ground. In case liquid tolerance is required, this pattern needs to be connected to a shield pin. This pattern can be connected to P7[4] by populating R38 and removing R56. Pin P7[4] needs to be configured as a shield pin in the firmware. CINTB (C15 on MOD1) connected to P7[2] must be configured as CSH in firmware when using the CapSense Shield. Connecting the hatched pattern to shield instead of ground will also reduce the parasitic capacitance of the sensors. Figure 5-19. Schematics of CapSense Shield #### 5.3.2 ETM Trace Header The 20-pin ETM trace header J12 is not loaded by default and the lines to the header are used as I/Os on header J2. To connect the PSoC 64 MCU to trace header, populate the resistors R126–R129 and remove resistors R117, R123–R125. Figure 5-20. ETM Trace Header ``` TRACE Multiplexed Pins PAD A11 R123 O OHM TRACEDATA_0 PAD A10 R123 O OHM TRACEDATA_1 R128 O OHM TRACEDATA_1 PAD A9 R124 O OHM TRACEDATA_2 PAD A9 R124 O OHM TRACEDATA_2 PAD A8 R125 O OHM TRACEDATA_2 PAD A8 R126 O OHM TRACEDATA_3 ``` ## 5.3.3 microSD Card Detect Multiplexing On the PSoC 64 MCU, the default card detect pin for the SHDC block is P12[1]. However, on this kit, P13[7] is connected to the card detect pin on the microSD card slot. Therefore, the firmware must be modified to use P13[7] as the card detect pin. In order to instead use the default PSoC 64 MCU card detect pin, remove R161 and load R159. In this case, P13[7] can optionally be used as a GPIO by loading R160 which connects it to an I/O header. Figure 5-21. microSD Card Detect Multiplexing ## 5.3.4 microSD Card SPI Multiplexing The microSD card is connected by a 6-pin SDHC interface by default i.e., CLK, CMD and DAT[0:3]. There is an optional provision to connect it over a 4-pin SPI interface i.e., CLK, MOSI, MISO and SSEL. To do this, load R165, R167, and R169 and remove R162, R163, R164, R166, and R168. Figure 5-22. microSD Card SPI Multiplexing #### 5.3.5 U.FL (UMCC) Connector for External Antenna The RF output of CYW4343W is connected to the chip antenna by default. To disconnect the chip antenna and connect an external antenna, remove C13 and populate C12, J1 on CY8CMOD-064S0S2-4343W. Figure 5-23. U.FL (UMCC) Connector for External Antenna ## 5.3.6 U.FL (UMCC) Connector for Antenna Diversity To evaluate antenna diversity, an external antenna can be connected to the output of antenna diversity RF switch by populating C21 and J2 on CY8CMOD-064S0S2-4343W. Figure 5-24. U.FL (UMCC) Connector for Antenna Diversity #### 5.4 Bill of Materials Refer to the BOM files in the kit webpage. ## 5.5 Frequently Asked Questions 1. How does CY8CKIT-064S0S2-4343W handle a voltage connection when multiple power sources are plugged in? There are three different options to power the baseboard; KitProg3 Micro-B USB connector (**J6**), PSoC 64 MCU Micro-B USB connector (**J7**), and External DC supply via VIN connector (**J5**). The voltage from each of the sources in passed through ORing diodes that supply VCC\_IN. 2. What are the input voltage tolerances? Is there any overvoltage protection on this kit? Input voltage levels are as follows: Table 5-3. Input voltage levels | Supply | Typical I/P Voltage | Absolute max | | |--------------------------------|---------------------|--------------|--| | USB Micro-B connector (J6, J7) | 4.5 V to 5.5 V | 5.5 V | | | VIN connector (J5) | 7 V to 12 V | 18 V | | - 3. Why is the voltage of the kit restricted to 3.3 V? Can't it drive external 5-V interfaces? PSoC 64 MCU is not meant to be operated at voltages greater than 3.6 V. Powering PSoC 6 to more than 4 V will damage the chip. It is recommended to power PSoC 64 MCU at 3.3 V. - 4. I am unable to program the target device. - a. Check **J15** to ensure that jumper shunt is placed. - b. Make sure that no external devices are connected to the external programming header J11. - c. Update your KitProg3 version to the latest one using the steps mentioned in the KitProg3 User Guide. - 5. What additional overlays can be used with the CapSense? Any kind of overlays (up to 5-mm thickness) like wood, acrylic, and glass can be used with CapSense. Note that additional tuning may be required when the overlay is changed. 6. Can I power the kit using external program/debug headers J11 and J12? No, this is not possible by default in this board. The target MCU is powered by on-board regulators only and hence one of the 3 main sources (**J5**, **J6** and **J7**) must be present. There is a protection circuit that prevents reverse voltage from VTARG\_REF to VTARG. Hence the board can't be powered through **J11** and **J12**. However this can be by-passed by loading R130. **Note:** This modification is not recommended as the target MCU will have no protection and will be permanently damaged if 5V is supplied. Figure 5-25. VTARG Reverse Voltage Protection # **Revision History** ## **Document Revision History** | Document Title: CY8CKIT-064B0S2-4343W PSoC 64 Standard Secure – AWS Wi-Fi BT Pioneer Kit Guide Document Number: 002-30680 | | | | | |---------------------------------------------------------------------------------------------------------------------------|---------------|------------|-----------------------|--| | Revision | ECN<br>Number | Issue Date | Description of Change | | | ** | | 06/29/2020 | New kit guide. | |