## 16V, 30A, Scalable, Digital, Synchronous **Step-Down Converter with PMBus** ### **DESCRIPTION** The MP8796B is a fully integrated, PMBuscompatible, high-frequency, synchronous buck converter. The MP8796B offers a very compact solution that achieves up to 30A of output current per phase with excellent load and line regulation over a wide input supply range. The MP8796B operates at high efficiency over a wide output current load range. PMBus interface provides converter configurations and key parameter monitoring. The MP8796B adopts MPS's proprietary, multiphase constant-on-time (MCOT) control, which provides fast transient response and eases loop stabilization. The MCOT control scheme also multiple MP8796B devices to connected in parallel with excellent current sharing and phase interleaving for high-current applications. Fully integrated protection features include over-current protection (OCP), over-voltage protection (OVP), under-voltage protection (UVP), and over-temperature protection (OTP). The MP8796B requires a minimal number of readily available, standard external components, and is available in a TQFN-25 (4mmx5mm) package. #### **FEATURES** - PMBus 1.3 Compliant - Scalable Multi-Phase Operation - 3.1V to 16V with External 3.3V VCC Bias, 4V to 16V with Internal Bias or External 3.3V VCC Bias - 30A Continuous Output Current per Phase - Low $R_{\text{DS}(\text{ON})}$ Integrated Power MOSFETs - Lossless, Accurate On-Die Current Sensing - Adaptive COT for Ultra-Fast Transient Response - Stable with Zero-ESR Output Capacitors - 0.5% Reference Voltage Over 0°C to +70°C Junction Temperature Range - Output Voltage True Remote Sense - Output Adjustable from 0.4V to 0.9 x V<sub>IN</sub> Up to 5.5V Max - Output Voltage/Current, Input Voltage, and Junction Temperature Reporting - Built-In MTP to Store Custom Configurations - Configurable via PMBus - **Output Voltage** - **Output Current Limit** - Selection of Pulse Skip or Forced CCM Operation - Soft-Start Time - Selection of Switching Frequency from 400kHz, 600kHz, 800kHz, or 1000kHz - Selection of Hiccup or Latch-Off Mode for OCP, OVP, and OTP - Ramp Compensation - Available in a TQFN-25 (4mmx5mm) Package ### **APPLICATIONS** - Telecom and Networking Systems - **Base Stations** - Servers All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries. ## TYPICAL APPLICATION CIRCUITS ### **Single-Phase Operation** ### **Two-Phase Operation** #### ORDERING INFORMATION | Part Number* | Package | Top Marking | Note | MSL<br>Rating | |--------------------|-------------------|-------------|---------------------------|---------------| | MP8796BGVT- xxxx** | TQFN-25 (4mmx5mm) | See Below | | | | MP8796BGVT - 0000 | TQFN-25 (4mmx5mm) | See Below | Single phase 0.92V output | 1 | | EVKT-MP8796B-30A | Evaluation kit | See Below | | | | EVKT-MP8796B-180A | Evaluation kit | See Below | | | <sup>\*</sup> For Tape & Reel, add suffix –Z (e.g. MP8796BGVT-xxxx\*\*–Z). #### TOP MARKING MPSYWW M8796B LLLLLL MPS: MPS prefix Y: Year code WW: Week code M8796B: Part number LLLLL: Lot number #### **EVALUATION KIT EVKT-MP8796B** Contents (items below can be ordered separately, and the GUI installation file and supplemental documents can be downloaded from the MPS website): #### EVKT-MP8796B-30A: Single-phase | Item # | Part Number | Item | Quantity | |--------|----------------------|----------------------------------------------------------------------------------------------------------|----------| | 1 | EV8796B-V-1Phase-00A | MP8796B single phase evaluation board | 1 | | 2 | EVKT-USBI2C-02 | Includes one USB to I <sup>2</sup> C communication interface device, one USB cable, and one ribbon cable | 1 | #### EVKT-MP8796B-180A: Six-phase | Item # | Part Number | Item | Quantity | |--------|----------------------|----------------------------------------------------------------------------------------------------------|----------| | 1 | EV8796B-V-6Phase-00A | MP8796B six-phase evaluation board | 1 | | 2 | EVKT-USBI2C-02 | Includes one USB to I <sup>2</sup> C communication interface device, one USB cable, and one ribbon cable | 1 | Order directly from monolithicpower.com or our distributors. <sup>\*\* &</sup>quot;xxxx" is the configuration code identifier for the register settings stored in the MTP. The default number is "0000". Each "x" is a hexadecimal value between 0 and F. See table 7 and 8 on page 51 for the detailed configuration and register value. For customized configurations, please contact MPS Field Application Engineer to assign a 4-digit suffix code. Figure 1: EVKT-MP8796B Kit Set-Up ## **PACKAGE REFERENCE** ## **PIN FUNCTIONS** | Pin# | Name | Description | |-----------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 16 | IN | <b>Supply voltage.</b> IN supplies power to the internal MOSFET and regulator. Use an input capacitor to decouple the input rail. Use wide PCB traces and multiple vias to make the connection. | | 2, 3 | SW | <b>Switch output.</b> Connect SW to the inductor and bootstrap capacitor. SW is driven up to $V_{\text{IN}}$ by the high-side switch during the PWM duty cycle on time. The inductor current drives SW negative during the off time. Use wide PCB traces to make the connection. | | 4, 14, 15 | PGND | <b>System ground.</b> PGND is the reference ground of the regulated output voltage, and requires careful consideration during PCB layout. Connect PGND with wide PCB traces. | | 5 | VDRV | Decoupling input pin for 3.3V driver power supply. Decouple VDRV with a minimum 1µF ceramic capacitor, placed as close to VDRV as possible. X7R or X5R-grade dielectric ceramic capacitors are recommended. VDRV accepts a 3.3V external bias. If no 3.3V external bias is provided, connect VDRV to VCC through a $2\Omega$ to $10\Omega$ resistor. | | 6 | SCL | PMBus clock. | | 7 | SDA | PMBus data. | | 8 | ALT# | <b>PMBus alert pin.</b> ALT# is active low. A pull-up resistor connected to 3.3V is required if the ALT# function is needed. | | 9 | CTRL | <b>PMBus control pin.</b> CTRL is a digital input pin that turns the regulator on or off with proper ON_OFF_CONFIG (02h) configuration. Drive CTRL high to turn on the regulator; drive it low to turn off the regulator. Do not float CTRL. | | 10 | PG | <b>Power good output.</b> The output of PG is an open-drain signal. PG requires a pull-up resistor connected to a DC voltage to indicate high if the output voltage is above 90% of the nominal voltage. There is a PGOOD delay from low to high. PG must be pulled high to ensure proper operation. | | 11 | PASS | Passes RUN signals to the next phase. | | 12 | TAKE | Receives RUN signals from the previous phase. TAKE is used for master detection during the device's initial power-up. For the master phase, TAKE must be pulled high through a resistor. For the slave phase, TAKE is connected to the PASS of the previous phase. | | 13 | SET | <b>PWM signal.</b> SET turns the high-side MOSFET on when a RUN signal is present. For multi-phase operation, tie the SET pins of all phases together. | | 17 | PS# | <b>Phase shedding.</b> With proper PMBus setting, pull PS# high to enable a slave phase. Pull it low to disable a slave phase. Connect PS# of the master phase to AGND. | | 18 | ADDR | <b>PMBus slave address setting pin.</b> Connect a resistor from ADDR to AGND to set the address of this device. | | 19 | ISUM | <b>Current-sense output.</b> For single-phase operation, keep ISUM floating. For multi-phase operation, tie the ISUM pins of all phases together for current sharing. | | 20 | IREF | Reference current generator amplifier output. Connect a $60.4k\Omega$ or $180k\Omega$ resistor with 1% or greater accuracy to IREF. | | 21 | VOSNS- | Output voltage sense negative return. VOSNS- is tied directly to the GND sense point of the load. Connect VOSNS- to AGND if the remote sense is not used. | | 22 | VOSNS+ | <b>Output voltage sense positive return.</b> Connect VOSNS+ to the output voltage sense positive side to provide feedback voltage to the system. Avoid vias on the VO traces. | | 23 | AGND | Analog ground. Select AGND as the control-circuit reference point. | ## PIN FUNCTIONS (continued) | Pin# | Name | Description | |------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 24 | VCC | Internal 3.3V LDO output. VCC powers the analog and digital control circuits. Decouple VCC with a minimum 4.7µF ceramic capacitor, placed as close to VCC as possible. X7R or X5R-grade dielectric ceramic capacitors are recommended. During MTP programming, a 5V voltage with a 300ms period may be observed on VCC. The VCC pin does not accept external voltage bias. For multi-phase applications, connect the VCC pins of all phases together. | | 25 | BST | <b>Bootstrap.</b> A capacitor connected between SW and BS is required to form a floating supply across the high-side switch driver. | ## **ABSOLUTE MAXIMUM RATINGS (1)** | Supply voltage (V <sub>IN</sub> ) | 18V | |-----------------------------------------------|-----------------| | V <sub>IN</sub> - V <sub>SW (DC)</sub> | 0.3V to +18.3V | | V <sub>IN</sub> - V <sub>SW (25nc)</sub> | 5V to +25V | | V <sub>SW (DC)</sub> | 0.3V to +18.3V | | V <sub>SW (25ns)</sub> <sup>(2)</sup> | | | V <sub>BST</sub> | 22.3V | | V <sub>BST</sub> - V <sub>SW (25ns)</sub> (2) | 5V | | V <sub>CC</sub> , V <sub>DRV</sub> | | | V <sub>CC (1s)</sub> <sup>(3)</sup> | 6V | | All other pins | 0.3V to +4.3V | | All other pins (1s) (3) | 6V | | Junction temperature | 170°C | | Lead temperature | 260°C | | Storage temperature | -65°C to +170°C | ### **ESD Rating** Human-body model (HBM).....±1kV Charged-device model (CDM)..... ±2kV ### Recommended Operating Conditions (4) | Supply voltage (V <sub>IN</sub> ) | 4V to 16V | |-------------------------------------------|----------------| | Output voltage (V <sub>OUT</sub> ) | 0.6V to 5.5V | | External V <sub>DRV</sub> bias | 2.9V to 3.6V | | Operating junction temp (T <sub>J</sub> ) | 40°C to +125°C | #### Thermal Resistance (5) $\theta_{JB}$ $\theta_{JC\_TOP}$ TQFN-25 (4mmx5mm)....... 1.8 ...... 6.3 ... °C/W #### Notes: - Exceeding these ratings may damage the device. - Specified by design. Measured using a differential oscilloscope probe. - Voltage rating during MTP programming. - 4) The device is not guaranteed to function outside of its operating conditions. - 5) $\theta_{JB}$ is the thermal resistance from the junction to the board around the PGND soldering point. $\theta_{\text{JC\_TOP}}$ is the thermal resistance from the junction to the top of the package. © 2020 MPS. All Rights Reserved. ## **ELECTRICAL CHARACTERISTICS** | Parameters | Symbol | Condition | Min | Тур | Max | Units | |------------------------------------------------------------------------------|-----------------------------|----------------------------------------------------------------------------------------|-----|------|------|-------| | V <sub>IN</sub> Supply Current | | | • | • | • | | | Supply current (quiescent) | I <sub>IN</sub> | V <sub>CTRL</sub> = 0V | | 2.5 | 4 | mA | | MOSFET | | | | | | | | D | Ronhs | | | 4.4 | | m0 | | R <sub>DS(ON)</sub> | Ronls | | | 1.5 | | mΩ | | Switch lookage | SW <sub>LKG_HS</sub> | SW = 0V | | 0.1 | 10 | ^ | | Switch leakage | SW <sub>LKG_LS</sub> | SW = 12V | | 1 | 20 | μΑ | | Output Current Limit | | | | | | | | Output current limit (inductor valley) | ILIM_VALLEY | D7h = 0x14 | 27 | 30 | 33 | Α | | Min output current limit (inductor valley) programmable value <sup>(6)</sup> | ILIM_VALLEY_MIN | | | 1.5 | | А | | Max output current limit (inductor valley) programmable value | I <sub>LIM_VALLEY_MAX</sub> | | 36 | 40 | 44 | А | | Min output over-current programmable value <sup>(6)</sup> | ILIM_DC_MIN | | | 3 | | Α | | Min output over-current warning programmable value <sup>(6)</sup> | | | | 3 | | Α | | Low-side negative current limit | I <sub>LIM_NEG_OVP</sub> | D5h[2] = 1b'0 | | -13 | | Α | | in OVP | TLIM_NEG_OVP | D5h[2] = 1b'1 | | -20 | | Α | | Low-side negative current limit in OSM <sup>(6)</sup> | ILIM_NEG_OSM | | | -10 | | Α | | Frequency and Timer | | | | | | | | | | V <sub>O</sub> = 1V, I <sub>O</sub> = 0A, T <sub>A</sub> = 25°C,<br>(D2h[2:1] = 2b'00) | 280 | 400 | 520 | kHz | | Switching frequency (6) | fsw | V <sub>O</sub> = 1V, I <sub>O</sub> = 0A, T <sub>A</sub> = 25°C,<br>(D2h[2:1] = 2b'01) | 480 | 600 | 720 | kHz | | | ISW | V <sub>O</sub> = 1V, I <sub>O</sub> = 0A, T <sub>A</sub> = 25°C,<br>(D2h[2:1] = 2b'10) | 680 | 800 | 920 | kHz | | | | V <sub>O</sub> = 1V, I <sub>O</sub> = 0A, T <sub>A</sub> = 25°C,<br>(D2h[2:1] = 2b'11) | 850 | 1000 | 1150 | kHz | | Minimum on time (6) | ton_міn | f <sub>SW</sub> = 1000kHz, V <sub>O</sub> = 0.6V | | 50 | | ns | | Minimum off time (6) | toff_min | V <sub>FB</sub> = 580mV | | 220 | | ns | | Parameters | Symbol | Condition | Min | Тур | Max | Units | |--------------------------------------------------|--------------------------|-----------------------------------------|------|---------------------------------------|------|------------------| | Output Over-Voltage and Unde | | tection (OVP, UVP) | | , , , , , , , , , , , , , , , , , , , | | | | OVP threshold | Vove | Default setting (D4h[1:0] = 2b'00) | 112% | 115% | | V <sub>REF</sub> | | UVP threshold | V <sub>UVP</sub> | Default setting (D9h[3:2] = 2b'10) | 76% | 79% | 83% | V <sub>REF</sub> | | Max programmable OVP threshold | V <sub>OVP_MAX</sub> | D4h[1:0] = 2b'11 | 127% | 130% | 133% | $V_{REF}$ | | Min programmable OVP threshold | V <sub>OVP</sub> _MIN | D4h[1:0] = 2b'00 | 112% | 115% | | V <sub>REF</sub> | | OVP threshold resolution | | Per LSB | | 5% | | $V_{REF}$ | | Max programmable UVP threshold | Vuvp_max | D9h[3:2] = 2b'11 | 81% | 84% | 88% | $V_{REF}$ | | Min programmable UVP threshold | V <sub>UVP_MIN</sub> | D9h[3:2] = 2b'00 | 66% | 69% | 72% | V <sub>REF</sub> | | UVP threshold resolution | | Per LSB | | 5% | | $V_{REF}$ | | OSM threshold rising | $V_{OSM\_RISE}$ | [Ab[0] = 4b'0 | | 104.8% | | $V_{REF}$ | | OSM threshold falling | V <sub>OSM_FALL</sub> | EAh[9] = 1b'0 | | 102.2% | | $V_{REF}$ | | CTRL | | | | | | | | Input high voltage | V <sub>IH_CTRL</sub> | | 2.15 | | | V | | Input low voltage | V <sub>IL_CTRL</sub> | | | | 1.20 | V | | ADC (6) | | | | | | | | Input voltage range | | | 0 | | 1.28 | V | | ADC resolution | | | | 10 | | Bits | | DNL | | | | 1 | | LSB | | Sample rate | | | | 3 | | kHz | | DAC (Feedback Voltage) | | | l . | | | | | Range | | | 512 | 600 | 672 | mV | | Feedback accuracy | V <sub>FB</sub> | 21h = 0x012C, D1h[1:0] = 2b'00 | 594 | 600 | 606 | mV | | Resolution | | Per LSB | | 2 | | mV | | Output voltage slew rate | | Default setting<br>(DAh[3:0] = 4b'0000) | | 20 | | μs/<br>2mV | | Minimum output voltage slew rate | | DAh[3:0] = 4b'1111 | 30 | 40 | 50 | μs/<br>2mV | | Maximum output voltage slew rate | | DAh[3:0] = 4b'0000 | | 20 | | μs/<br>2mV | | Maximum feedback voltage with margin (6) | V <sub>FB_MG_HIGH_</sub> | | | 672 | | mV | | Minimum feedback voltage with margin (6) | V <sub>FB_MG_LOW_</sub> | | | 512 | | mV | | Feedback voltage with margin high <sup>(6)</sup> | V <sub>FB_MG_HIGH</sub> | | | 672 | | mV | | Feedback voltage with margin low <sup>(6)</sup> | V <sub>FB_MG_LOW</sub> | | | 512 | | mV | | | | | | | | | | Parameters | Symbol | Condition | Min | Тур | Max | Units | |--------------------------------------------------------|---------------------------|---------------------------------------------------------|------|-------|------|------------------| | Soft Start and Turn-On Delay | | | • | | | | | Soft-start time | tss | 61h[2:0] = 3b'001 | 1.7 | 2.3 | 3.0 | ms | | Min programmable soft-start time (6) | t <sub>SS_MIN</sub> | 61h[2:0] = 3b'000 | | 1 | | ms | | Max programmable soft-start time <sup>(6)</sup> | tss_max | | | 16 | | ms | | Turn-on delay | ton_delay | 60h = 0x0001 | 3.9 | 4.5 | 5.1 | ms | | Min turn-on delay (6) | ton_delay_min | 60h = 0x0000 | | 0 | | ms | | Max turn-on delay (6) | ton_delay_max | 60h = 0x0100 | | 1024 | | ms | | Error Amplifier | | | | | | | | Feedback current | I <sub>FB</sub> | V <sub>FB</sub> = V <sub>REF</sub> | | 50 | 100 | nA | | Soft Shutdown | | | | | | | | Soft shutdown discharge MOSFET | Ron_disch | T <sub>J</sub> = 25°C | | 60 | 120 | Ω | | Under-Voltage Lockout (UVL | 0) | | | | | • | | VCC under-voltage lockout threshold rising | VCC <sub>Vth_Rise</sub> | | 2.60 | 2.75 | 2.9 | V | | VCC under-voltage lockout threshold falling | VCC <sub>Vth_Fall</sub> | | 2.35 | 2.50 | 2.65 | V | | VCC output voltage | Vcc | | 3.10 | 3.25 | 3.40 | V | | Min input programmable turn-on voltage | VIN_ON_MIN | VCC = 3.3V | 2.65 | 2.90 | 3.1 | V | | Max input programmable turn-on voltage | V <sub>IN_ON_MAX</sub> | | 16 | 16.5 | 17 | V | | Min input programmable turn-off voltage <sup>(6)</sup> | VIN_OFF_MIN | VCC = 3.3V | 2.5 | 2.75 | 3 | V | | Max input programmable turn-off voltage | VIN_OFF_MAX | | | 15.75 | | V | | VDRV under-voltage lockout rising threshold | VDRV <sub>Vth_Rise</sub> | | 2.55 | 2.75 | 2.95 | V | | VDRV under-voltage lockout falling threshold | VDRV <sub>Vth_Fall</sub> | | 2.15 | 2.35 | 2.55 | V | | Power Good (PG) | 1 | , | | | I. | I. | | Power good high threshold | PGvth_Hi_Rise | FB from low to high, default setting (D9h[1:0] = 2b'01) | 91% | 94% | 97% | V <sub>REF</sub> | | Power good low threshold | PG <sub>Vth_Lo_Rise</sub> | FB from low to high, default setting (D4h[1:0] = 2b'00) | 112% | 115% | 118% | V <sub>REF</sub> | | Power good low threshold | PG <sub>Vth_Lo_Fall</sub> | FB from high to low, default setting (D9h[3:2] = 2'b10) | 76% | 79% | 83% | $V_{REF}$ | | Power good low-to-high delay | PG <sub>Td</sub> | Default setting<br>(D1h[5:2] = 4b'0000) | 1.6 | 2.0 | 2.4 | ms | | Power good sink current capability | V <sub>PG</sub> | I <sub>PG</sub> = 10mA | | | 0.3 | V | | Parameters | Symbol | Condition | Min | Тур | Max | Units | |--------------------------------------|--------------------------|-------------------------------------------------------------------------------------|------|------|------|-------| | Power Good (PG) | | | | | | | | Power good leakage current | I <sub>PG_LEAK</sub> | V <sub>PG</sub> = 3V | | 1.5 | 2.3 | μA | | Power good low-level output | V <sub>OL_100</sub> | $V_{IN}$ = 0V, pull PGOOD up to 3.3V through a 100k $\Omega$ resistor, $T_J$ = 25°C | | 600 | 720 | mV | | voltage | V <sub>OL_10</sub> | $V_{IN}$ = 0V, pull PGOOD up to 3.3V through a 10k $\Omega$ resistor, $T_J$ = 25°C | | 700 | 820 | IIIV | | Thermal Protection (TP) | | | | | | | | TP fault rising threshold (6) | T <sub>SD_Rise</sub> | Default setting (4Fh = 0x0091) | | 145 | | °C | | TP fault falling threshold (6) | T <sub>SD_Fall</sub> | Default setting (4Fh = 0x007D and D6h[2:1] = 2b'00) | | 125 | | °C | | Min TP fault temp (6) | T <sub>SD_WARN_MIN</sub> | | | 35 | | °C | | Max TP fault temp (6) | T <sub>SD_WARN_MAX</sub> | | | 165 | | °C | | TP warning rising threshold (6) | Twarn_Rise | Default setting (51h = 0x0078) | | 120 | | °C | | TP warning falling threshold (6) | Twarn_fall | Default setting (51h = 0x0078,<br>D6h[2:1] = 2b'00) | | 100 | | °C | | Min TP warning temp (6) | T <sub>SD_WARN_MIN</sub> | | | 35 | | °C | | Max TP warning temp (6) | T <sub>SD_WARN_MAX</sub> | | | 160 | | °C | | Monitoring Parameters | | | | | | | | Min output voltage monitor range (6) | Mvout_range | | | 0 | | V | | Max output voltage monitor range (6) | M <sub>VOUT_RANGE</sub> | | | 5.5 | | ٧ | | Output voltage monitor accuracy (6) | Mvout_acc | V <sub>O</sub> = 0.6V to 2.5V | -2% | 0.6 | +2% | ٧ | | Output voltage monitor accuracy (6) | M <sub>VOUT_ACC</sub> | V <sub>O</sub> = 2.5V to 5.5V | 50 | | 50 | mV | | Output voltage bit resolution | | | | 1.25 | | mV | | Output current monitor accuracy | MIOUT_ACC | $V_O = 1.2V$ , $f_{SW} = 800kHz$ , $I_O = 30A$ | -2.5 | | +2.5 | Α | | Output current monitor accuracy (6) | M <sub>IOUT_ACC</sub> | 3A ≤ I <sub>0</sub> ≤ 30A | -2.5 | | +2.5 | Α | | Output current bit resolution (6) | | | | 62.5 | | mA | | Min input voltage monitor (6) | M <sub>IN_RANGE</sub> | | | 2.5 | | V | | Max input voltage monitor (6) | Min_range | | | 18 | | V | | Input voltage monitor accuracy | Min_acc | | -2% | 12 | +2% | V | | Input voltage bit resolution (7) | | | | 25 | | mV | $V_{IN}$ = 12V, $T_J$ = -40°C to +125°C<sup>(7)</sup>, typical value is tested at $T_J$ = 25°C, unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |----------------------------------------|-------------------------|-------------------------------------|------|------|------|-------| | PMBus DC Characteristics (SI | DA, SCL, AL | Г#, CTRL) <sup>(6)</sup> | | | | | | Input high voltage | V <sub>IH</sub> | | | | 2.1 | V | | Input low voltage | VIL | | 0.8 | | | V | | Output low voltage | Vol | I <sub>OL</sub> = 1mA | | | 0.4 | V | | Input leakage current | I <sub>LEAK</sub> | SDA, SCL, ALT# = 3.3V | -10 | | +10 | μA | | Maximum voltage (SDA, SCL, ALT#, CTRL) | V <sub>MAX</sub> | Transient voltage including ringing | -0.3 | 3.3 | +3.6 | ٧ | | Pin capacitance on SDA,SCL | CPIN | | | | 10 | pF | | PMBus Timing Characteristics | <b>s</b> <sup>(7)</sup> | | | | | | | Min operating frequency | | | | 10 | | kHz | | Max operating frequency | | | | 1000 | | kHz | | Bus free time | | Between stop and start condition | 4.7 | | | μs | | Holding time | | | 4.0 | | | μs | | Repeated start condition set-up time | | | 4.7 | | | μs | | Stop condition set-up time | | | 4.0 | | | μs | | Data hold time | | | 300 | | | ns | | Data set-up time | | | 250 | | | ns | | Clock low timeout | | | 25 | | 35 | ms | | Clock low period | | | 4.7 | | | μs | | Clock high period | | | 4.0 | | 50 | μs | | Clock/data fall time | | | | | 300 | ns | | Clock/data rise time | | | | | 1000 | ns | #### Notes: <sup>6)</sup> Guaranteed by design. <sup>7)</sup> Guaranteed by design; not tested in production. The parameter is tested during parameter characterization. ### TYPICAL PERFORMANCE CHARACTERISTICS V<sub>IN</sub>=12V, V<sub>OUT</sub>=1.2V, T<sub>A</sub>=+25°C, unless otherwise noted. 1ms/div. 1ms/div. ### **FUNCTIONAL BLOCK DIAGRAM** Figure 2: Functional Block Diagram ## **MULTI-PHASE OPERATION** Figure 3: Multi-Phase (n + 1) Configuration ## **MULTI-PHASE OPERATION** (continued) Figure 4: Multi-Phase Interleaved Operation (Steady State) Figure 5: Multi-Phase Interleaved Operation (Load Step-Up Response) #### **OPERATION** #### **MCOT OPERATION** The MP8796B is a fully integrated, synchronous, step-down, switch-mode converter that uses multi-phase constant-on-time (MCOT) control to provide fast transient response. Selectable internal ramp compensation stabilizes the system and makes the MP8796B easy to use. #### Master/Slave Auto-Detection One master phase is required for both singleand multiple-phase operation. To be configured as a master phase, the TAKE pin of the phase must be pulled high to a voltage source. The PASS/TAKE pins of all the phases are connected in a daisy chain configuration. The PASS pin of the last phase is connected back to the TAKE pin of the first (master) phase. For single-phase operation, the PASS and TAKE pins are connected together. After power-up, the master phase is determined, and the rest of the phases are slave phases. #### **MCOT Operation (Master)** The master phase has the following functions: - Accepts both write and read commands through the system's PMBus - Generates the SET signals - Manages start-up, shutdown, and all protections - Monitors fault alerts from the slave phases through the PG pin - Starts the first on pulse - Starts the on pulse when receiving RUN and SET signals - Determines the on-pulse width of its own phase based on the per-phase and total current - Carries on the PASS/TAKE signal #### **MCOT Operation (Slave)** The slave phase has the following functions: - Accepts write commands through system's PMBus - Takes the SET signal from the master - Sends an OV/UV/OT alert to the master through PG - Starts the on pulse when receiving RUN and SET signals - Determines the on-pulse width of its own phase based on the per-phase and total current - Carries on the PASS/TAKE signal Figure 3 on page 18 shows MCOT operation. MCOT operation follows the timeline below: - t0: At t0, V<sub>FB</sub> + RAMP drops below the reference level (V<sub>COMP</sub>) in the master phase and generates a SET signal. All phases receive this SET signal, but only the phase that has the active RUN signal takes action (in this case, the master). The master turns on the high-side MOSFET (HS-FET). Meanwhile, a fixed on pulse is generated on the PASS pin, and this signal is passed to the TAKE pin of Slave 1. - t1: At t1, the falling edge of Slave 1's TAKE pin activates the RUN signal, and Slave 1 waits for the SET signal to turn on the HS-FET. - t2: At t2, the on pulse of the master phase expires, and the HS-FET turns off. The onpulse width is fixed with the given input voltage, output voltage, and selected switching frequency. The on-pulse width is fine-tuned based on the per-phase and total currents. - $\underline{t3}$ : At $\underline{t3}$ , $V_{FB}$ + RAMP drops below the reference level (V<sub>COMP</sub>) in the master phase again. Only Slave 1 has an active RUN signal, and it turns on its HS-FET. All other phases ignore this SET signal. Meanwhile, Slave 1 generates a fixed on pulse on the PASS pin, and this on pulse is passed to the TAKE pin of Slave 2. The above operation continues, and the phase turns on its HS-FETs one by one for a fixed on time. The operation is executed during a PASS/TAKE loop, and only the phase that has received the RUN signal turns on the HS-FET when the SET signal is ready. The MP8796B utilizes constant-on-time (COT) control for fast load transient response. When a load step-up occurs, the FB signal is below REF, so the SET signal is generated more frequently than during steady state to respond to the load transient. This is based on the load transient step size and slew rate. The SET signal can be generated with a minimum 50ns interval (i.e. the next phase can turn on 50ns after the turn-on of the previous phase to provide fast load transient response). Figure 5 on page 19 shows this operation. #### **Ramp Compensation** The MP8796B provides internal ramp compensation to support all types of output capacitors. Only the master phase utilizes ramp compensation. When a SET signal is generated, the ramp increases with a certain amplitude in a fixed period. The ramp is then discharged with an adaptive slew rate. This ramp signal is superimposed onto the FB signal. When the superimposed ramp and FB signal reaches the REF signal, a new SET signal is generated. The ramp is selectable through PMBus command D0h[3:1] to support a wide range of operation configurations. Larger ramps improve jitter but result in slower load transient response. It is recommended to choose an optimal ramp that meets the application's load transient target design. In single-phase operation, the ramp does not need to be reset by the SET signal and can be reset by pulse-width modulation (PWM) instead. This option can be selected through PMBus command EAh[3]. When EAh[3] = 0, the ramp is reset by PWM. This is only for single-phase operation. When EAh[3] = 1b'1, the ramp is reset by the SET signal. This is optimal for both single-phase and multi-phase operation. #### **Mode Selection** The MP8796B provides both forced continuous conduction mode (CCM) operation and pulse skip operation under light-load conditions. The operation mode is selected through PMBus command D2h[0]. When D2h[0] = 1b'1, the device operates in CCM. When D2h[0] = 0, the device operates in pulse skip mode. ### **Phase-Shedding Operation (Slave)** For multi-phase operation, the slave phases can be enabled or disabled through the PMBus or PS# pin. The phase-shedding function is disabled in the master phase to ensure proper operation. Phase shedding is controlled through the E5h[0] command on the PMBus. When E5h[0] = 1b'0, the slave phases are enabled. When E5h[0] = 1b'1, the slave phases are disabled. If phase shedding is controlled through the PS# pin, set the E5h[1] command to 1b'1. The slave phases are enabled when PS# is pulled high, and disabled when PS# is pulled low. #### Soft Start (SS) The soft-start (SS) time can be programmed through PMBus command TON\_RISE (61h). The minimum SS time is 1ms when 61h = 0x0000. Selectable SS time options include 1ms, 2ms, 4ms, 8ms, and 16ms. #### **Pre-Biased Start-Up** The MP8796B is designed for monotonic start-up into pre-biased loads. If the output voltage is pre-biased to a certain voltage during start-up, the IC disables switching for both the high-side and low-side switches until the internal reference voltage exceeds the sensed output voltage at the FB pin ( $V_{FB}$ ). If the BST voltage is below the 2.4V threshold before the reference voltage ( $V_{REF}$ ) reaches the pre-biased FB level, the low-side MOSFET (LS-FET) is forced on for about 200ns to charge up the BST voltage. #### **Output Voltage Discharge** When the MP8796B is disabled through CTRL or the PMBus OPERATION command, output voltage discharge mode is enabled if this function is selected. Both the HS-FET and LS-FET are latched off. A discharge MOSFET connected between SW and GND turns on to discharge the output voltage. The typical switch on resistance for this MOSFET is about $50\Omega$ . Once $V_{FB}$ drops below 10% of $V_{REF}$ , the discharge MOSFET turns off. This feature can be enabled or disabled through PMBus command MFR\_CTRL\_01 (D1h[6]). # **Current Sense and Over-Current Protection** (OCP) The MP8796B features on-die current sensing and a programmable, positive, current-limit threshold. The MP8796B provides inductor valley current limiting (set by PMBus command D7h). # Inductor Valley Over-Current Protection (OCP) (D7h) When the LS-FET is on, the SW current (inductor current) is sensed and monitored cycle by cycle. When FB drops below the reference, the HS-FET is only allowed to turn on if no over-current (OC) condition is detected while the LS-FET is on. Therefore, the inductor current is limited cycle by cycle. If an OC condition is detected for 31 consecutive cycles, over-current protection (OCP) is triggered. If the output voltage drops below the undervoltage protection (UVP) threshold during an over-current condition or output short-circuit condition, the device enters OCP immediately. Once OCP is triggered, the device enters either hiccup mode or latches off based on the PMBus selection. If it latches off, power recycling of VCC or VIN is required to enable the part again. The inductor valley over-current limit can be programmed through PMBus command D7h. D7h only sets the per-phase inductor valley current limit, regardless of whether the device is operating in single-phase or multi-phase operation. #### **Negative Inductor Current Limit** When the LS-FET detects a negative current lower than the limit set through the PMBus D5h[2] command, the part turns off the LS-FET for a certain period of time to limit the negative current. This period is set through PMBus command D5h[3]. #### **Under-Voltage Protection (UVP)** The MP8796B monitors the output voltage using the FB pin connected to the tap of a resistor divider to detect an under-voltage condition. If the $V_{FB}$ drops below the under-voltage protection (UVP) threshold (set through the PMBus VOUT\_UV\_FAULT\_LIMIT command), UVP is triggered. After UVP is triggered, the device enters hiccup mode or latches off based on the PMBus selection. If it latches off, a power recycling of VCC or CTRL is required to enable the part again. #### **Over-Voltage Protection (OVP)** The MP8796B monitors the output voltage using the FB pin connected to the tap of a resistor divider to detect an over-voltage condition. See the MFR\_OVP\_NOCP\_SET section on page 47 for detailed OVP responses. #### Output Sinking Mode (OSM) The MP8796B employs an output-sinking mode (OSM) to regulate the output voltage to the targeted value. When $V_{FB}$ exceeds 105% of $V_{REF}$ but is below the OVP threshold, OSM is triggered. During OSM, the MP8796B runs in forced CCM. The MP8796B exits OSM when the HS-FET turns back on. OSM can be enabled and disabled through PMBus command EAh bit[9]. #### **Over-Temperature Protection (OTP)** MP8796B offers over-temperature protection (OTP). The IC monitors the junction temperature internally. lf the iunction temperature exceeds the threshold value (set **PMBus** OT FAULT LIMIT through the command), the converter shuts off. After OTP is triggered, the device enters hiccup mode or latches off depending on the PMBus command MFR OVP NOCP SET. If it latches off, power recycling of VCC or CTRL is needed to enable the part again. #### **Output Voltage Setting** The internal DAC reference of the MP8796B ranges from 162mV to 672mV. To achieve a higher output voltage, either an external or an internal voltage divider can be used. The commands VOUT SCALE LOOP (29h) and MFR\_CTRL\_VOUT (D1h[1:0]) are together to set different output voltages. Table 1 shows the relationship between VOUT SCALE LOOP (29h)and MFR CTRL VOUT (D1h[1:0]). | Table 1: VOUT_SCALE_LOOP vs. | | |------------------------------|--| | MFR_CTRL_VOUT | | | FB<br>Divider | VOUT_SCALE_<br>LOOP (29h) | MFR_CTRL_<br>VOUT (D1h[1:0]) | |---------------|---------------------------------------|------------------------------| | External | $29h = R_{FB2} / (R_{FB1} + R_{FB2})$ | D1h[1:0] = 2'b00 | | Internal | 29h = 0x03E8 | D1h[1:0] = 2'b00 | | | 29h = 0x01F4 | D1h[1:0] = 2'b01 | | | 29h = 0x00FA | D1h[1:0] = 2'b10 | | | 29h = 0x007D | D1h[1:0] = 2'b11 | It is not recommended to change VOUT\_SCALE\_LOOP (29h) and MFR\_CTRL\_VOUT (D1h[1:0]) when the power stage is enabled. #### **External Voltage Divider** If an external voltage divider is used to set the output voltage, the MFR\_CTRL\_VOUT (D1h) command can only be set to D1[0:0] = 2'b00. Figure 6 shows the configuration when an external voltage divider is used. VOSNS+ and VOSNS- are connected to the output voltage sense point through a resistor divider ( $R_{FB1}$ and $R_{FB2}$ ). Figure 6: Output Voltage Set by External Resistor Divider The MP8796B provides output monitoring through register READ\_VOUT (8Bh). To achieve accurate output voltage setting and monitoring, the registers of VOUT COMMAND (21h). VOUT MARGIN HIGH (25h). **VOUT MARGIN LOW** (26h), and VOUT SCALE LOOP (29h) should be set correspondingly. The steps below show how to set the output voltage to 2.5V. Determine the Vo\_set source based on the OPERATION (01h) command. Assume that VOUT\_COMMAND (21h) is selected. - 2. Set D1[1:0] to 2'b00 for the external voltage divider option. - 3. Choose $R_{FB1}$ and $R_{FB2}$ to have a 600mV FB voltage. In this case, $R_{FB2}$ / ( $R_{FB1}$ + $R_{FB2}$ ) = 0.24. - 4. Set VOUT\_SCALE\_LOOP (29h) to 0x00F0 to match the external voltage divider ratio (0.24). - Set VOUT\_COMMAND (21h) to 0x04E2 (LSB = 2mV). VOUT\_COMMAND = 600mV / VOUT\_SCALE\_LOOP. - VOUT\_COMMAND (21h) must be sent after VOUT\_SCALE\_LOOP (29h) and D1h. Otherwise, the change of VOUT\_SCALE\_ LOOP (29h) and D1h will not be effective. #### **Internal Voltage Divider** Figure 7 shows the configuration of the internal voltage divider. VOSNS+ and VOSNS- are connected directly to the output voltage sense point. Figure 7: Output Voltage Set by Internal Resistor Divider Table 2 shows the internal voltage divider options through MFR\_CTRL\_VOUT (D1h). Table 2: Output Voltage Range with Internal Voltage Divider | MF | MFR_CTRL_VOUT (D1h) | | | | | | | |------------------|---------------------------------------------------|--|--|--|--|--|--| | Bits Description | | | | | | | | | | 2'b00: V <sub>REF</sub> / V <sub>O</sub> = 1, | | | | | | | | | $V_0 = 0.4V$ to $0.672V$ | | | | | | | | | $2'b01: V_{REF} / V_{O} = 0.5,$ | | | | | | | | [1:0] | $V_0 = 0.4V$ to 1.344V | | | | | | | | | 2'b10: V <sub>REF</sub> / V <sub>O</sub> = 0.25, | | | | | | | | | $V_0 = 0.7 \text{ to } 2.688V$ | | | | | | | | | 2'b11: V <sub>REF</sub> / V <sub>O</sub> = 0.125, | | | | | | | | | $V_0 = 1.3V$ to 5.376V | | | | | | | The MP8796B provides output voltage monitoring through register READ VOUT (8Bh). To achieve correct output voltage setting and monitoring, the registers VOUT COMMAND VOUT MARGIN (21h),HIGH (25h), (26h), **VOUT MARGIN LOW** and VOUT SCALE LOOP (29h) should be set correspondingly. Follow the steps below to set the output voltage to 2.5V: - Determine the Vo\_set source using the OPERATION (01h) command. Assume that VOUT\_COMMAND (21h) is selected. - 2. Choose the D1[1:0] value based on the Vo\_set value. The D1[1:0] value should pull the FB voltage as close to 600mV as possible. In this case, both D1[1:0] = 2'b10 and D1[1:0] = 2'b11 can provide $V_0$ = 2.5V. However, D1[1:0] = 2'b10 yields a 625mV FB voltage, while D1[1:0] = 2'b11 yields a 312.5mV FB voltage. Choose D1[1:0] = 2'b10. - 3. Set VOUT\_SCALE\_LOOP (29h) to 0x00FA to match D1[1:0] = 2'b10. - 4. Set VOUT\_COMMAND (21h) to 0x4E2 (LSB = 2mV). - VOUT\_COMMAND (21h) must be sent after VOUT\_SCALE\_LOOP (29h) and D1h. Otherwise, the change of VOUT\_SCALE\_ LOOP (29h) and D1h will not be effective. - 6. VOUT\_COMMAND (21h) cannot exceed the minimum/maximum value specified in Table 2. #### Power Good (PG) The MP8796B has a power good (PG) output. PG is the open drain of a MOSFET. Connect PG to VDRV or another external voltage source below 3.6V through a pull-up resistor (typically $100k\Omega$ ). After applying the input voltage, the MOSFET turns on, and PG is pulled to GND before soft start is ready. After the FB voltage (V<sub>FB</sub>) reaches the threshold set by PMBus command POWER\_GOOD\_ON, PG is pulled high after a delay set by PMBus. The delay can be chosen through the PMBus command MFR\_CTRL\_VOUT (D1h) [5:2]. When the converter encounters any fault (e.g. UV, OV, OT, UVLO), PG is latched low and cannot be pulled high again until a new soft start initiates. When the MP8796B is configured as the master in single- or multi-phase operation, the PG pin is used for fault indication. Therefore, PG must be pulled high to ensure proper operation. Otherwise, the MP8796B may enter a protection mode. This slave fault detection feature can be enabled or disabled through the PMBus bit D0h[0]. If the input supply fails to power the MP8796B, PG is clamped low even though it is tied to an external DC source through a pull-up resistor. Figure 8 shows the relationship between the PG voltage and the pull-up current. Figure 8: PGOOD Clamped Voltage vs. Pull-Up Current #### APPLICATION INFORMATION #### **Selecting the Input Capacitor** The step-down converter has a discontinuous input current, and requires a capacitor to supply AC current to the converter while maintaining the DC input voltage. Use ceramic capacitors for the best performance. During the layout stage, place the input capacitors as close to the IN pin as possible. The capacitance can vary significantly with temperature. Capacitors with X5R and X7R ceramic dielectrics are recommended because they are fairly stable over a wide temperature range. The capacitors must also have a ripple current rating that exceeds the converter's maximum input ripple current. Estimate the input ripple current with Equation (1): $$I_{CIN} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})}$$ (1) The worst-case condition occurs at $V_{IN} = 2V_{OUT}$ , calculated with Equation (2): $$I_{CIN} = \frac{I_{OUT}}{2}$$ (2) For simplification, choose an input capacitor with an RMS current rating that exceeds half the maximum load current. The input capacitance value determines the converter input voltage ripple. capacitor value that can meet any input voltage ripple requirements. Estimate the input voltage ripple with Equation $$\Delta V_{IN} = \frac{I_{OUT}}{f_{SW} \times C_{IN}} \times \frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$ (3) The worst-case condition occurs at $V_{IN} = 2V_{OUT}$ , calculated with Equation (4): $$\Delta V_{IN} = \frac{1}{4} \times \frac{I_{OUT}}{f_{SW} \times C_{IN}}$$ (4) #### **Selecting the Output Capacitor** The output capacitor maintains the DC output voltage. The output voltage ripple can be estimated with Equation (5): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times (R_{\text{ESR}} + \frac{1}{8 \times f_{\text{SW}} \times C_{\text{OUT}}})$$ (5) When using ceramic capacitors, capacitance dominates the impedance at the switching frequency, and causes most of the output voltage ripple. For simplification, estimate the output voltage ripple with Equation (6): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{SW}}^2 \times L \times C_{\text{OUT}}} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \quad (6)$$ When using capacitors with a larger ESR (e.g. POSCAP, OSCON), the ESR dominates the switching frequency impedance. The output voltage ripple can be determined by the ESR values. For simplification, the output ripple can be calculated with Equation (7): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times R_{\text{ESR}}$$ (7) #### Selecting the Inductor The inductor supplies constant current to the output load while being driven by the switching input voltage. A larger-value inductor results in less ripple current and a lower output ripple voltage, but also has a larger physical size, higher series resistance, and lower saturation current. Select an inductor value that sets the inductor peak-to-peak ripple current between 30% and 40% of the maximum switch current limit. Design for a peak inductor current that is below the maximum switch current limit. Calculate the inductance value with Equation (8): $$L = \frac{V_{OUT}}{f_{SW} \times \Delta I_{I}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$ (8) Where $\Delta I_{\perp}$ is the peak-to-peak inductor ripple current. Choose an inductor that will not saturate under the maximum inductor peak current. The peak inductor current can be calculated Equation (9): $$I_{LP} = I_{OUT} + \frac{V_{OUT}}{2 \times f_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}})$$ (9) #### **PCB Layout Guidelines** Efficient PCB layout is critical for stable operation. For the best results, refer to Figure 9 and follow the guidelines below: - 1. Place the input MLCC capacitors as close to the IN and PGND pins as possible. - 2. Place one 1µF to 4.7µF 0402 MLCC near pin 1. - 3. Place the major MLCC capacitors on the same layer as the MP8796B. - 4. Maximize the VIN and PGND copper plane to minimize the parasitic impedance. - 5. Place as many PGND vias as possible close to the pin to minimize parasitic impedance and thermal resistance. - 6. Place a VCC decoupling capacitor close to the device. - 7. Connect AGND and PGND at the point of the VCC capacitor's ground connection. - 8. Place the BST capacitor as close to BST and SW as possible. - 9. Use a trace width of 20 mils or higher to route the path (a 0.1µF to 1µF bootstrap capacitor is recommended). - 10. Place an REF capacitor close to TRK/REF to RGND. - 11. Place one 10pF to 100pF MLCC between the two remote sense lines. Figure 9: Recommended PCB Layout (Placement and Top Layer PCB) #### PMBUS INTERFACE #### **PMBus Serial Interface Description** The power management bus (PMBus) is an open-standard power management protocol that defines a means of communication with power conversion and other devices. The PMBus is a two-wire, bidirectional, serial interface, consisting of a data line (SDA) and a clock line (SCL). The lines are pulled to a bus voltage externally when they are idle. When connecting to the lines, a master device generates an SCL signal and device address, then arranges the communication sequence. This is based on I<sup>2</sup>C operation principles. The MP8796B is a PMBus slave that supports standard mode (100kHz) and fast mode (400kHz and 1000kHz). The PMBus interface adds flexibility to the power supply solution. #### **Slave Address** To support the use of multiple MP8796B devices on the same PMBus, use the ADDR pin to program the slave address for each MP8796B device. There is 10µA of current flowing out of ADDR. Connect a resistor between ADDR and AGND to set the ADDR voltage. The internal ADC converts the pin voltage to set the PMBus address. A maximum of 32 addresses can be set via the ADDR pin. Table 3 shows the PMBus address for different resistor values from ADDR to AGND. Preset Register MFR\_ADDR\_PMBUS (D3h) to set the PMBus address. For multi-phase configurations, the slave phases can share the same address as the masters or have different addresses, based on the application requirements. The slave phases can only accept write (W) commands, and cannot accept read (R) commands from the PMBus master. The master phase can accept both write and read commands from the PMBus master. #### **Start and Stop Conditions** The start (S) and stop (P) conditions are signaled by the master device, which signifies the beginning and end of the PMBus transfer. A start condition is defined as the SDA signal transitioning from high to low while the SCL is high. A stop condition is defined as the SDA signal transitioning from low to high while the SCL is high (see Figure 10). Table 3: PMBus Address vs. ADDR Resistor | R <sub>ADDR</sub> (kΩ) | Slave Address<br>(R_IREF =<br>60.4kΩ) | Slave Address<br>(R_IREF =<br>180kΩ) | |------------------------|---------------------------------------|--------------------------------------| | 4.99 | 30h | 40h | | 15 | 31h | 41h | | 24.9 | 32h | 42h | | 34.8 | 33h | 43h | | 45.3 | 34h | 44h | | 54.9 | 35h | 45h | | 64.9 | 36h | 46h | | 75 | 37h | 47h | | 84.5 | 38h | 48h | | 95.3 | 39h | 49h | | 105 | 3Ah | 4Ah | | 115 | 3Bh | 4Bh | | 124 | 3Ch | 4Ch | | 133 | 3Dh | 4Dh | | 147 | 3Eh | 4Eh | | 154 | 3Fh | 4Fh | The master then generates the SCL clocks and transmits the device address and the read/write direction bit (R/W) on the SDA line. Data is transferred in 8-bit bytes by the SDA line. Each byte of data is followed by an acknowledge (ACK) bit. #### **PMBus Update Sequence** The MP8796B requires a start condition, a valid PMBus address, a register address byte, and a data byte for a single data update. The MP8796B acknowledges the receipt of each byte by pulling the SDA line low during the high period of a single clock pulse. A valid PMBus address selects the MP8796B. The MP8796B then performs an update on the falling edge of the LSB byte. #### **Protocol Usage** All PMBus transactions on the MP8796B are done using defined bus protocols. The following protocols are implemented: - End byte with PEC - Receive byte with PEC - Write byte with PEC - Read byte with PEC - Write word with PEC - Read word with PEC - Block read with PEC #### **PMBus Bus Message Format** In Figure 11 on page 29, unshaded cells indicate that the bus host is actively driving the bus, and shaded cells indicate that the MP8796B is driving the bus. S = Start condition Sr = Repeated start condition P = Stop condition R = Read bit $\overline{W}$ = Write bit A = Acknowledge bit (0) A = Acknowledge bit (1) "A" represents the acknowledge (ACK) bit. The ACK bit is active low (logic 0) if the transmitted byte is received successfully by a device. However, when the receiving device is the bus master, the acknowledge bit for the last byte read is logic 1, indicated by A (see Figure 10). ### Packet Error Checking (PEC) The MP8796B PMBus interface supports the use of a packet error checking (PEC) byte. The PEC byte is transmitted by the MP8796B during a read transaction or sent by the bus host to the MP8796B during a write transaction. The PEC byte is used by the bus host or the MP8796B to detect errors during a bus whether transaction (depending on transaction is a read or a write). If the host determines that the PEC byte read during a read transaction is incorrect, it can decide to repeat the read if necessary. If the MP8796B determines that the PEC byte sent during a write transaction is incorrect, it ignores the command (does not execute it) and sets a status flag. Within a group command, the host can choose to send or not send a PEC byte as part of the message to the MP8796B. #### PMBus Alert Response Address (ARA) The PMBus alert response address (ARA) is a special address that can be used by the bus host to locate any devices that need to talk to it. A host typically uses a hardware interrupt pin to monitor the PMBus ALERT pins of a number of devices. When a host interruption occurs, the host issues a message on the bus using the PMBus receive byte, or the receive byte with PEC protocol. The special address used by the host is 0x0C. Any devices that have a PMBus use the ALERT signal to return their own 7-bit address as the 7 MSBs of the data byte. The LSB value is not used, and can be either 1 or 0. The host reads the device address from the received data byte and proceeds to handle the alert condition. More than one device may have an active **PMBus ALERT** signal and attempt communicate with the host. In this case, the device with the lowest address dominates the bus and succeeds in transmitting its address to the host. The device that succeeds disables its PMBus alert signal. If the host sees that the PMBus alert signal is still low, it continues to read addresses until all devices that need to talk to it have successfully transmitted their addresses. Figure 10: Data Transfer over PMBus Figure 11: PMBus Message Format 1/19/2020 #### **Data and Numerical Formats** The MP8796B uses a direct format internally to represent real-world values such as voltage, current, power, and temperature. All numbers without a suffix in this document are decimals unless explicitly designated otherwise. Numbers in the binary format are indicated by the prefix "n'b", where n is the binary count. For example, 5'b01010 indicates a 5-bit binary data, and the data is 01010. The suffix "h" indicates a hexadecimal format, which is used for the register address numbers in this document. The symbol "0x" indicates a hexadecimal format, which is used for the value in the register. For example, 0xA3 is a 1-byte number whose hexadecimal value is A3. #### **PMBus Communication Failure** A data transmission fault occurs when the data is not transferred between the devices properly. There are several types of data transmission faults listed below: - Sending too little data - · Reading too little data - Sending too many bytes - · Reading too many bytes - Improperly set read bit in the address byte - Unsupported command code #### **PMBus Reporting and Status Monitoring** The MP8796B supports real-time monitoring for some operation parameters and status with the PMBus interface (see Table 4). Table 4: PMBus Monitored Parameters and Status | Parameter/Status | PMBus | |-------------------------|------------| | Output voltage | 1.25mV/LSB | | Output current | 60.5mA/LSB | | Temperature | 1°C/LSB | | Input voltage | 25mV/LSB | | V <sub>IN</sub> OV | ✓ | | V <sub>IN</sub> UV | ✓ | | V <sub>IN</sub> OV Warn | ✓ | | V <sub>IN</sub> UV Warn | ✓ | | V <sub>O</sub> OV | ✓ | | V <sub>O</sub> UV | ✓ | | Over-Temperature (OT) | ✓ | | OT Warn | ✓ | | V <sub>0</sub> OC | ✓ | | Vo OC Warn | ✓ | #### **Multi-Time Programming (MTP)** The MP8796B has built-in multiple-time programming (MTP) cells to store user configurations. The standard command of 15h (STORE\_USER\_ALL) is not currently supported in the MP8796B. Alternatively, the MTP cells can be programmed through the following command combination: $E7h (2000h) \rightarrow E7h (1000h) \rightarrow E7h (4000h)$ In the MPS GUI for the MP8796B, the above commands are integrated together and named as 15h (STORE\_USER\_ALL). MPS's GUI software supports the 15h command. When MTP is being programmed, the VCC voltage may rise as high as 5V. Take caution if VCC is connected to circuits that cannot take such high voltage. The MTP programming typically takes about 300ms. ## **REGISTER MAP** | Name | Code | Туре | Bytes | Default Value | MTP? | |------------------------------|------------|----------------------|------------------------|-------------------------------|------| | OPERATION | 01h | R/W w/ PEC | 1 | 0x80 | Yes | | ON_OFF_CONFIG | 02h | R/W w/ PEC | 1 | 0x16 | Yes | | CLEAR_FAULTS | 03h | Send byte w/<br>PEC | 0 | - | | | WRITE_PROTECT | 10h | R/W w/ PEC | 1 | 0x00 | Yes | | STORE_USER_ALL | 15h | Send byte w/<br>PEC | 0 | - | | | RESTORE_USER_ALL | 16h | Send byte w/<br>PEC | 0 | - | | | CAPABILITY | 19h | R w/ PEC | 1 | 0xB0 | | | VOUT_MODE | 20h | R w/ PEC | 1 | 0x40 | | | VOUT_COMMAND | 21h | R/W w/ PEC | 2 | 0x01CC (0.92V) | Yes | | VOUT_MAX | 24h | R/W w/ PEC | 2 | 0x0226 (1.1V) | Yes | | VOUT_MARGIN_HIGH | 25h | R/W w/ PEC | 2 | 0x0226 (1.1V) | Yes | | VOUT_MARGIN_LOW | 26h | R/W w/ PEC | 2 | 0x0190 (0.8V) | Yes | | VOUT_SCALE_LOOP | 29h | R/W w/ PEC | 2 | 0x028C (0.652) | Yes | | VOUT_MIN | 2Bh | R/W w/ PEC | 2 | 0x0170F (0.736V) | Yes | | VIN_ON | 35h | R/W w/ PEC | 2 | 0x0C (3V) | Yes | | VIN_OFF | 36h | R/W w/ PEC | 2 | 0x0B (2.75V) | Yes | | OT_FAULT_LIMIT | 4Fh | R/W w/ PEC | 2 | 0x0091(145°C) | Yes | | OT WARN LIMIT | 51h | R/W w/ PEC | 2 | 0x008C (140°C) | Yes | | VIN OV FAULT LIMIT | 55h | R/W w/ PEC | 2 | 0x0020 (16V) | Yes | | VIN_OV_WARN_LIMIT | 57h | R/W w/ PEC | 2 | 0x001E (15V) | Yes | | VIN UV WARN LIMIT | 58h | R/W w/ PEC | 2 | 0x0028 (10V) | Yes | | TON DELAY | 60h | R/W w/ PEC | 2 | 0x0000 (0ms) | Yes | | TON RISE | 61h | R/W w/ PEC | 2 | 0x0001 (2ms) | Yes | | TOFF DELAY | 64h | R/W w/ PEC | 2 | 0x0000 (0ms) | Yes | | STATUS BYTE | 78h | R w/ PEC | 1 | · · · | | | STATUS WORD | 79h | R w/ PEC | 2 | | | | STATUS VOUT | 7Ah | R w/ PEC | 1 | | | | STATUS IOUT | 7Bh | R w/ PEC | 1 | | | | STATUS INPUT | 7Ch | R w/ PEC | 1 | | | | STATUS TEMPERATURE | 7Dh | R w/ PEC | 1 | | | | STATUS CML | 7Eh | R w/ PEC | 1 | | | | READ VIN | 88h | R w/ PEC | 2 | | | | READ VOUT | 8Bh | R w/ PEC | 2 | | | | READ IOUT | 8Ch | R w/ PEC | 2 | | | | READ_TEMPERATURE_1 | 8Dh | R w/ PEC | 2 | | | | PMBUS REVISION | 98h | R w/ PEC | 1 | 0x33h, ASCII "13" (PMBus 1.3) | | | MFR_ID <sup>(8)</sup> | 99h | Block read w/<br>PEC | 1 (byte) +<br>3 (data) | 0x4D 0x50 0x53, ASCII "MPS" | | | MFR CTRL COMP | D0h | R/W w/ PEC | 1 1 | 0x09 | Yes | | MFR_CTRL_COMF | D0H | R/W w/ PEC | 1 | 0x40 | Yes | | MFR CTRL OPS | D2h | R/W w/ PEC | 1 | 0x05 | Yes | | MFR ADDR PMBUS | D2H<br>D3h | R/W w/ PEC | 1 | 0xB0 | Yes | | MFR VOUT OVP FAULT LIMIT | D3H<br>D4h | R/W w/ PEC | 1 | 0x0E | Yes | | MFR OVP NOCP SET | D5h | R/W w/ PEC | 1 | 0x00 | Yes | | MFR OT OC SET | D6h | R/W w/ PEC | 1 | 0x00 | Yes | | MFR OC PHASE LIMIT | D7h | R/W w/ PEC | 1 1 | 0x15 (31.5A) | Yes | | MFR HICCUP ITV SET | D8h | R/W w/ PEC | 1 | 0x00 | Yes | | MFR UVP PGOOD ON LIMIT | D9h | R/W w/ PEC | 1 | 0x09 | Yes | | MFR VOUT STEP | DAh | R/W w/ PEC | 1 | 0x04 | Yes | | MFR_VOUI_STEF MFR_LOW_POWER | E5h | R/W w/ PEC | 1 | 0x00 | Yes | | MFR CTRL | EAh | R/W w/ PEC | 2 | bit[9] = 0, bit[3] = 0 | Yes | | IVII IN_CTINE | LAII | IN W W FEC | | Dit[3] = 0, Dit[3] = 0 | 162 | 8) For manufacturer use only. #### **OPERATION (01h)** OPERATION is a paged register. The OPERATION command turns the converter output on or off in conjunction with the input from the CTRL pin. OPERATION also sets the output voltage to the upper or lower margin voltages. The unit remains in the commanded operating mode until a subsequent OPERATION command or a change in the state of the CTRL pin instructs the converter to change to another mode. This OPERATION command re-enables the converter after a fault-triggered shutdown. Writing an off command followed by an on command clears all faults. Writing only an on command after a fault-triggered shutdown will not clear the fault registers. | Command | OPERATION | | | | | | | | |---------------|-----------------|-----|-----|-----|-----|-----|---|---| | Format | Unsigned binary | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R/W | R/W | R/W | R/W | R/W | R/W | R | R | | Function | | | | | | | Х | Х | | Default Value | 1 | 0 | 0 | 0 | 0 | 0 | Х | Х | | Bit[7:6] | Bit[5:4] | Bit[3:2] | Bit[1:0] | On/Off | Margin state | 01h | |----------|----------|----------|----------|---------------|----------------------------|------| | 00 | XX | XX | XX | Immediate off | N/A | 0x00 | | 01 | XX | XX | XX | Soft off | N/A | 0x40 | | 10 | 00 | XX | XX | On | Off | 0x80 | | 10 | 01 | 01 | XX | On | Margin low (ignore fault) | 0x94 | | 10 | 01 | 10 | XX | On | Margin low (act on fault) | 0x98 | | 10 | 10 | 01 | XX | On | Margin high (ignore fault) | 0xA4 | | 10 | 10 | 10 | XX | On | Margin high (act on fault) | 0xA8 | #### ON\_OFF\_CONFIG (02h) The ON\_OFF\_CONFIG command configures the combination of the CTRL input and the PMBus commands to turn the converter on and off. This includes how the converter responds when an input voltage is applied. | Command | | ON_OFF_CONFIG | | | | | | | |---------------|---|-----------------|---|-----|-----|------|----------|-------| | Format | | Unsigned binary | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R/W | R/W | R/W | R/W | R | | Function | | Х | | On | Op | Ctrl | Pol_Ctrl | Delay | | Default Value | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | #### On The on bit sets the device to either operate whenever the input voltage is present, or for the on/off function to be controlled by the CTRL and PMBus commands. | Bit[4] Value | Meaning | |--------------|----------------------------------------------------------------------------------------------------------------| | 0 | Converter powers up when the input voltage is present, regardless of state the of the CTRL pin. | | 1 | Converter does not power up until commanded by the CTRL pin and OPERATION command (as programmed in bit[3:0]). | #### Op The op bit controls how the converter responds to the OPERATION commands. | | Bit[3] Value | Meaning | |---|--------------|-----------------------------------------------------------------------------| | Γ | 0 | Converter ignores the "on" bit in the OPERATION command from the PMBus. | | | 1 | Converter responds to the "on" bit in the OPERATION command from the PMBus. | ## Ctrl The ctrl bit controls how the converter responds to the CTRL pin. | Bit[2] Value | Meaning | |--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Converter ignores the CTRL pin (on/off function is controlled by the OPERATION command). | | 1 | Converter requires the CTRL pin to be asserted to power up. Depending on the bit[3] op bit, the OPERATION command may also be required to instruct the converter to power up. | #### Pol ctrl The pol\_ctrl bit sets the polarity of the CTRL pin. | Bit[1] Value | Meaning | |--------------|--------------------------------------------------------------| | 0 | Active low (pull the CTRL pin low to start the converter). | | 1 | Active high (pull the CTRL pin high to start the converter). | #### Delay The delay bit sets the turn-off action when the converter is commanded to turn off through the PMBus. This bit is read-only and cannot be modified by the end user. | Bit[0] Value | Meaning | |--------------|-----------------------| | 0 | TOFF_DELAY, TOFF_FALL | #### CLEAR\_FAULTS (03h) The CLEAR\_FAULTS command resets all stored warning and fault flags. If a fault or warning condition still remains when the CLEAR\_FAULTS command is issued, the ALT# signal may not be cleared or is reasserted almost immediately. Issuing a CLEAR\_FAULTS command will not cause the converter to restart in the event of a fault shutdown. The converter restart must be done by issuing an OPERATION command after the fault condition is cleared. This command uses the PMBus to send the byte protocol. #### WRITE PROTECT (10h) The WRITE\_PROTECT command controls writes to the converter. This command provides protection against accidental changes. This command is not intended to provide protection against deliberate changes to the converter's configuration or operation. All the supported commands may have their parameters read, regardless of the WRITE\_PROTECT settings. | | | Bi | t[7:0 | ] Val | ue | | | Meaning | |---|---|----|-------|-------|----|---|---|------------------------------------------------------------------------------------------------------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Enable writes to all commands. | | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | Disable all writes except to the WRITE_PROTECT, OPERATION, PAGE, ON_OFF_CONFIG, and VOUT_COMMAND commands. | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | Disable all writes except to the WRITE_PROTECT, OPERATION, and PAGE commands. | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Disable all writes except to the WRITE_PROTECT command. | When 10h is set to a value other than 0x00, in order to program the MTP, 15h must be programmed through the MPS GUI. A separate MTP command on E7h cannot be used. See the Multi-Time Programming (MTP) section on page 30 for details on MTP programming. The default value of 10h is 0x00. #### STORE\_USER\_ALL (15h) This command writes all data from the registers to the internal MTPs. This process operates when the MP8796B receives a STORE\_USER\_ALL command from the PMBus interface. Currently, the MP8796B does not support a standard 15h command, but it can accept a 15h command from MPS's GUI software for the MP8796B. See the Multi-Time Programming (MTP) section on page 30 for details. The following registers can be stored using STORE\_USER\_ALL. | OPERATION (01h) | TOFF_DELAY (64h) | |----------------------------------------------|--------------------------------| | ON_OFF_CONFIG (02h) | MFR_REVISION (9Bh) | | WRITE_PROTECT (10h) | MFR_4_DIGIT (9Dh) | | VOUT_COMMAND (21h) | MFR_CTRL_COMP (D0h) | | <ul> <li>VOUT_MAX (24h)</li> </ul> | MFR_CTRL_VOUT (D1h) | | <ul> <li>VOUT_MARGIN_HIGH (25h)</li> </ul> | MFR_CTRL_OPS (D2h) | | <ul> <li>VOUT_MARGIN_LOW (26h)</li> </ul> | MFR_ADDR_PMBUS (D3h) | | <ul> <li>VOUT_SCALE_LOOP (29h)</li> </ul> | MFR_VOUT_OVP_FAULT_LIMIT (D4h) | | VOUT_MIN (2Bh) | MFR_OVP_NOCP_SET (D5h) | | <ul> <li>VIN_ON (35h)</li> </ul> | MFR_OT_OC_SET (D6h) | | <ul> <li>VIN_OFF (36h)</li> </ul> | MFR_OC_PHASE_LIMIT (D7h) | | OT_FAULT_LIMIT (4Fh) | MFR_HICCUP_ITV_SET (D8h) | | OT_WARN_LIMIT (51h) | MFR_UVP_PGOOD_ON_LIMIT (D9h) | | <ul> <li>VIN_OV_FAULT_LIMIT (55h)</li> </ul> | MFR_VOUT_STEP (DAh) | | <ul> <li>VIN_OV_WARN_LIMIT (57h)</li> </ul> | MFR_LOW_POWER (E5h) | | VIN_UV_WARN_LIMIT (58h) | MFR_CTRL (EAh) | | TON_DELAY (60h) | MFR_LOW_POWER (E5h) | | TON_RISE (61h) | MFR_CTRL (EAh) | #### RESTORE\_USER\_ALL (16h) The RESTORE\_USER\_ALL command instructs the MP8796B to copy the entire contents of the MTP values to the matching locations in the registers. The values in the registers are overwritten by the value retrieved from the MTP. Any items in the MTPs that do not have matching locations in the operating memory are ignored. The RESTORE USER ALL command can be used while the MP8796B is operating. However, this is not recommended as the MP8796B may be unresponsive during the operation with unpredictable results. This command is write-only. #### **CAPABILITY (19h)** The CAPABILITY command returns information about the PMBus functions supported by the MP8796B. This command is read with the PMBus read byte protocol. | Command | | CAPABILITY | | | | | | | | | | | | | | | |---------------|-----|--------------------------------------------------------------|---------|-------|---|---|---|---|--|--|--|--|--|--|--|--| | Format | | Unsigned binary | | | | | | | | | | | | | | | | Bit | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R | R R R R R R | | | | | | | | | | | | | | | | Function | PEC | Max bu | s speed | Alert | X | Х | X | Х | | | | | | | | | | Default Value | 1 | 1 0 1 1 0 0 0 | | | | | | | | | | | | | | | | | | PEC supported, max speed 1MHz, supports PMBus alert and ARA. | | | | | | | | | | | | | | | | Bit[6:5 | 5] Value | Meaning | |---------|----------|----------------------------------------| | 0 | 0 | Maximum supported bus speed is 100kHz. | | 0 | 1 | Maximum supported bus speed is 1MHz. | | 1 | 0 | Maximum supported bus speed is 400kHz. | | 1 | 1 | Reserved. | The default value of 19h is 0xB0. #### VOUT\_MODE (20h) The VOUT MODE command reads and sets the output voltage. The 3 MSBs are used to determine the data format (only direct format is supported in the MP8796B), and the other 5 bits represent the exponent used in the output voltage read/write commands. The default value of 20h is 0x40. #### VOUT\_COMMAND (21h) VOUT COMMAND sets the output voltage of the MP8796B. Together, VOUT COMMAND and VOUT SCALE LOOP determine the feedback reference voltage: VOUT COMMAND x VOUT SCALE LOOP. See the Output Voltage Setting section on page 22 for details on setting the output voltage. | Command | VOUT_COMMAND | | | | | | | | | | | | | | | | |---------------|--------------|---------------------------------------------------------------------|---|---|-----|-----|-----|-----|-----|-----|------|-----|-----|-----|-----|-----| | Format | | Direct | | | | | | | | | | | | | | | | Bit | 15 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R | R | R | R | R/W | Function | | ) | Κ | | | | | | | 2mV | /LSB | | | | | | | Default Value | 0 | 0 0 0 0 0 0 0 1 1 1 0 0 1 1 0 0 | | | | | | | | | | | | | | | The value is unsigned, and 1LSB = 2mV. The default value of 21h is 0.92V, which is 0x01CC. #### VOUT MAX (24h) The VOUT MAX command sets an upper limit on the output voltage of the converter to enable the command, regardless of any other commands or combinations. The intent of this command is to provide a safeguard against an accidental setting of the output voltage to a possibly destructive level, not to be the primary output over-voltage protection. | Command | VOUT_MAX | | | | | | | | | | | | | | | | |---------------|----------|---------------------------------------------------------------------|---|--|--|--|--|--|--|-----|------|--|--|--|--|--| | Format | | Direct | | | | | | | | | | | | | | | | Bit | 15 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R | R R R R RW | | | | | | | | | | | | | | | | Function | | | X | | | | | | | 2mV | /LSB | | | | | | | Default Value | 0 | 0 0 0 0 0 0 1 0 0 1 0 0 1 0 | | | | | | | | | | | | | | | If an attempt is made to program the output voltage above the limit set by this command, the device responds as follows: - The commanded output voltage is set to VOUT MAX - The VOUT bit is set in STATUS WORD - The VOUT MAX MIN warning bit is set in the STATUS VOUT register - The device notifies the host The value is unsigned, and 1LSB = 2mV. The maximum value of VOUT MAX is 5.5V, and the default value is 1.1V. Therefore, the default value of 24h is 0x0226. #### **VOUT MARGIN HIGH (25h)** | Command | | VOUT_MARGIN_HIGH | | | | | | | | | | | | | | | | |---------------|----|------------------|----|----|-----|-------------------------|-----|-----|--------|-----|------|-----|-----|-----|-----|-----|--| | Format | | | | | | | | | Direct | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | Access | R | R | R | R | R/W | | Function | Χ | Х | Х | Х | | | | | | 2mV | /LSB | | | | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 0 1 0 0 0 1 0 0 1 1 0 | | | | | | | | | | | | The value is unsigned, and 1LSB = 2mV. The default value is 1.1V. Therefore, the default value of 25h is 0x0226. #### VOUT\_MARGIN\_LOW (26h) | Command | | VOUT_MARGIN_LOW | | | | | | | | | | | | | | | |---------------|-----------------------------|---------------------------------------|---|---|-----|-----|-----|-----|-----|-----|------|-----|-----|-----|-----|-----| | Format | | Direct | | | | | | | | | | | | | | | | Bit | 15 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R | R | R | R | R/W | Function | | | X | | | | | | | 2mV | /LSB | | | | | | | Default Value | 0 0 0 0 0 0 0 1 1 0 0 1 0 0 | | | | | | | | | | | | | | | | The value is unsigned, and 1LSB = 2mV. The default value is 0.8V, which is 0x0190. #### VOUT\_SCALE\_LOOP (29h) VOUT SCALE LOOP sets the feedback resistor divider ratio, and is equal to V<sub>FB</sub> / V<sub>OUT</sub>. Regardless of whether an external or internal feedback resistor divider is used, VOUT SCALE LOOP should match the actual feedback resistor divider value. | Command | | VOUT_SCALE_LOOP | | | | | | | | | | | | | | | |---------------|----|---------------------------------------------------------------------|---|---|-----|-----|-----|-----|------|-----|-------|------|-----|-----|-----|-----| | Format | | | | | | | | Di | rect | | | | | | | | | Bit | 15 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R | R | R | R | R/W | Function | | | ) | X | | | | | | | 0.001 | /LSB | | | | | | Default Value | 0 | 0 0 0 0 0 0 1 0 1 0 0 0 1 1 0 0 | | | | | | | | | | | | | | | The value is unsigned, and 1LSB = 0.001. The default value is 0.652, which is 0x028C. #### VOUT\_MIN (2Bh) The VOUT\_MIN command sets a lower limit on the output voltage of the converter to enable a command, regardless of any other commands or combinations. The intent of this command is to provide a safeguard against an accidental setting of the output voltage to a possible destructive level, not to be the primary output under-voltage protection. | Command | | VOUT_MIN | | | | | | | | | | | | | | | |---------------|----|---------------------------------------|---|---|-----|-----|-----|-----|-----|-----|------|-----|-----|-----|-----|-----| | Format | | Direct | | | | | | | | | | | | | | | | Bit | 15 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R | R | R | R | R/W | Function | | ) | Κ | | | | | | | 2mV | /LSB | | | | | | | Default Value | 0 | 0 0 0 0 0 0 0 1 0 1 1 1 0 0 0 | | | | | | | | | | | | | | | If an attempt is made to program the output voltage below the limit set by this command, the device responds as follows: - The commanded output voltage is set to VOUT MIN - The VOUT bit is set in STATUS WORD - The VOUT\_MAX\_MIN warning bit is set in the STATUS\_VOUT register - The device notifies the host The minimum value of VOUT\_MIN is 0.5V. The value is unsigned, and 1LSB = 2mV. The default value is 0.736V, which is 0x0170. #### VIN\_ON (35h) The VIN ON command sets the value of the input voltage (in V) at which the converter should start up if all other required start-up conditions are met. The VIN ON value can be set between 4V and 15V with a 0.25V increment. The VIN ON value should always be set above the VIN OFF value, with enough margin so there is no bouncing between VIN ON and VIN OFF during power conversion. | Command | | | | | | | | VIN | _ON | | | | | | | | |---------------|----|----|----|----|----|----|---|-----|------|---|-----|-----|------|-------|-----|-----| | Format | | | | | | | | Di | rect | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R | R | R | R | R | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Function | | | | | | Χ | | | | | | | 250m | V/LSB | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | The value is unsigned, and 1LSB = 250mV. The default value is 3V, which is 0x000C. ### VIN\_OFF (36h) The VIN\_OFF command sets the value of the input voltage (in V) at which the converter should stop power conversion once operation has started. The VIN\_OFF value can be set between 2.75V and 14.75V with a 0.25V increment. The VIN\_OFF value should be always set below the VIN\_ON value, with enough margin so that there is no bouncing between VIN\_OFF and VIN\_ON during power conversion. | Command | | | | | | | | VIN | OFF | | | | | | | | |---------------|----|----|----|----|----|----|---|-----|------|---|-----|-----|------|-------|-----|-----| | Format | | | | | | | | Di | rect | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R | R | R | R | R | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Function | | | | | | Χ | | | | | | | 250m | V/LSB | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | The value is unsigned, and 1LSB = 250mV. The default value is 2.75V, which is 0x000B. ### OT\_FAULT\_LIMIT (4Fh) The OT\_FAULT\_LIMIT configures or reads the threshold for over-temperature (OT) fault detection. If the measured temperature exceeds this value, an OT fault is triggered, the OT fault flags are set in the STATUS BYTE (78h) and STATUS\_WORD (79h), respectively, and the ALT# signal is asserted. After the measured temperature falls below the value in this register, the MOSFET may be switched back on with the OPERATION command when the part works in latch-off mode. The minimum temperature fault detection time should be shorter than 20ms. The temperature ranges from 0°C to +255°C. If an OT fault occurs when the temperature exceeds this register value, the part implements auto-retry when the temperature drops below 20°C of this register value. | Command | | | | | | | 0 | T_FAU | LT_LIM | 1IT | | | | | | | |----------|----|----|----|----|----|----|---|-------|--------|-----|----|------|-----|----|----|----| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R | R | R | R | R | R/ | | | | | | | | | | W | W | W | W | W | W | W | W | | Function | | | | ) | < | | | | | | | 1°C/ | LSB | | | | | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | | Value | | | | | | | | | | | | | | | | | The value is unsigned, and 1LSB = 1°C. The default value is 0091h. The corresponding value is 145°C. The OT\_FAULT\_LIMIT setting value should be below 160°C. If the OT\_FAULT\_LIMIT value is above 160°C, the register value is neglected, and the MP8796B enters thermal shutdown when the junction temperature reaches 160°C. Table 5 shows the relationship between direct values and real-world values. Table 5: Direct Value vs. Real-World Value | Direct Value | Real-World Value (°C) | |--------------|-----------------------| | 0000 0000 | 0 | | 0000 0001 | +1 | | 1111 1111 | +255 | ### OT\_WARN\_LIMIT (51h) OT\_WARN\_LIMIT configures or reads the threshold for over-temperature (OT) warning detection. If the sensed temperature exceeds this value, an OT warning is triggered, the OT warning flags are set in STATUS BYTE (78h) and STATUS\_WORD (79h), respectively, and the ALT# signal is asserted. The minimum temperature warning detection time should be shorter than 20ms. | Command | | | | | | | 0 | T_WAF | RN_LIM | IIT | | | | | | | |------------------|----|----|----|----|----|----|---|-------|---------|---------|---------|---------|---------|---------|---------|---------| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R | R | R | R | R | R/<br>W | Function | | | | > | < | | | | | | | 1°C/ | LSB | | | | | Default<br>Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | The value is unsigned, and 1LSB = 1°C. The default value is 0x008Ch. The corresponding value is 140°C. The OT\_WARN\_LIMIT setting value should be below 160°C. The relationship between the direct value and real-world value is the same as it is with the command OT\_FAULT\_LIMIT. #### VIN\_OV\_FAULT\_LIMIT (55h) The VIN\_OV\_FAULT\_LIMIT command configures or reads the threshold for input over-voltage (OV) fault detection. If the measured value of $V_{IN}$ exceeds the value in this register, the $V_{IN}$ OV fault flags are set in their respective registers. The MP8796B disables the power stage. When $V_{IN}$ drops below the VIN\_OV\_FAULT\_LIMIT, the MP8796B begins working again. | Command | | | | | | | VIN_ | OV_F/ | AULT_L | IMIT | | | | | | | |------------------|----|----|----|----|----|----|------|-------|--------|------|-----|-----|------|-------|-----|-----| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R | R | R | R | R | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Function | | | | | ) | < | | | | | | | 500m | V/LSB | | | | Default<br>Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | The value is unsigned and 1LSB = 500mV. The default value is 20h. The corresponding value is 16V. The VIN\_OV\_FAULT\_LIMIT setting value should not exceed 18V. #### VIN\_OV\_WARN\_LIMIT (57h) The VIN\_OV\_WARN\_LIMIT command configures or reads the threshold for input over-voltage (OV) warning detection. If the measured value of $V_{IN}$ exceeds the value in this register, the $V_{IN}$ OV warning flags are set in their respective registers, and the ALT# signal is asserted. | Command | | | | | | | VIN_ | OV_W | ARN_L | .IMIT | | | | | | | |------------------|----|----|----|----|----|----|------|------|-------|-------|-----|-----|-------|-------|-----|-----| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R | R | R | R | R | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Function | | | | | Х | ( | | | | | | | 500m\ | //LSB | | | | Default<br>Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | The value is unsigned and 1LSB = 500mV. The default value is 0x1E. The corresponding value is 15V. The VIN\_OV\_WARN\_LIMIT setting value should not exceed 18V. # \_\_\_\_ ### VIN\_UV\_WARN\_LIMIT (58h) The VIN\_UV\_WARN\_LIMIT command configures or reads the threshold for input under-voltage (UV) fault detection. If the measured value of $V_{\text{IN}}$ falls below the value in this register, the $V_{\text{IN}}$ UV warning flags are set in their respective registers, and the ALT# signal is asserted. | Command | | | | | | | VIN | UV_W | ARN_L | .IMIT | | | | | | | |------------------|----|----|----|----|----|----|-----|------|-------|-------|-----|-----|------|-------|-----|-----| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R | R | R | R | R | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Function | | | | | ) | < | | | | | | | 250m | V/LSB | | | | Default<br>Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | The value is unsigned and 1LSB = 250mV. The default value is 0x28. The corresponding value is 10V. The VIN\_UV\_WARN\_LIMIT setting value should not be set below 3.3V. ### TON\_DELAY (60h) The TON\_DELAY command sets the time (in ms) from when a start condition is received (as programmed by the ON OFF CONFIG command) until the output voltage starts to rise. | Command | | | | | | | | TON_I | DELAY | | | | | | | | |------------------|----|----|----|----|----|-----|-----|-------|-------|-----|-----|-----|------|-----|-----|-----| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R | R | R/W | Function | | | | > | ( | | | | | | | 4ms | /LSB | | | | | Default<br>Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | The value is unsigned and 1LSB = 4ms. The maximum value is FFh (1020ms). The default value is 0ms. #### TON\_RISE (61h) The TON\_RISE command sets the soft-start time (in ms) from when the output starts to rise until the voltage reaches the regulation point. | Command | | | | | | | | TON | RISE | | | | | | | | |------------------|----|----|----|----|-----|-----|-----|-----|------|-----|-----|-----|-----|-----|--------|-----| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R | R/W | Function | | | | | | | Х | | | | | | | 1 | ms/LSE | 3 | | Default<br>Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | The only supported values are: 3'b000: 1ms3'b001: 2ms3'b010: 4ms3'b011: 8ms 3'b100 and up: 16ms The default value is 0x01 (i.e. 2ms for soft-start time). ### TOFF\_DELAY (64h) The TOFF\_DELAY command sets the time in ms from EN off to the moment when the output starts to fall | command | | | | | | | | TOFF_ | DELA, | Ý | | | | | | | |---------------|----|----|--------|----|----|----|---|-------|-------|-----|-----|-----|------|-----|-----|-----| | format | | | Direct | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | r | r | r | r | r | r | r | r | r/w | Function | | | | | Х | | | | | | | 4ms | /LSB | | | | | Default value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | The value is unsigned and 1LSB=4ms. The maximum value is FFh (1020ms). The default value is 0ms. ### STATUS\_BYTE (78h) The STATUS\_BYTE command returns the value of a number of flags indicating the state of the MP8796B. Accesses to this command should use the read byte protocol. To clear bits in this register, the underlying fault should be removed and a CLEAR\_FAULTS command should be issued. | Bits | Name | Behavior | Default | Description | |------|-------------------|----------|---------|---------------------------------------------------------------------------------------------------------------| | [7] | RESERVED | | 0 | Always read as 0. | | [6] | OFF | Live | 0 | 0: Part enabled 1: Part disabled. This can be due to an VIN UV/OV fault, or the OPERATION command turning off | | [5] | VOUT_OV | | 0 | An output over-voltage fault has occurred. | | [4] | IOUT_OC_FAULT | Latched | 0 | No over-current fault detected Over-current fault detected | | [3] | VIN_UV | | 0 | Not supported, always read as 0. | | [2] | OT_FAULT_WARN | Live | 0 | No over-temperature warning or fault detected Over-temperature warning or fault detected | | [1] | COMM_ERROR | Latched | 0 | No communication error detected Communication error detected | | [0] | NONE_OF_THE_ABOVE | Live | 0 | O: No other fault or warning 1: Fault or warning not listed in bit[7:1] has occurred | #### STATUS\_WORD (79h) The STATUS\_WORD returns the value of a number of flags indicating the state of the MP8796B. To clear bits in this register, the underlying fault should be removed and a CLEAR\_FAULTS command should be issued. | Bits | Name | Behavior | Default | Description | |------|-------------|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [15] | VOUT_STATUS | Live | 0 | No output fault or warning Output fault or warning | | [14] | IOUT_STATUS | Live | 0 | 0: No loυτ fault<br>1: loυτ fault | | [13] | VIN_STATUS | Live | 0 | 0: No $V_{IN}$ fault<br>1: $V_{IN}$ fault, at the period when $V_{IN}$ starts up, the initial flag<br>is 1 before $V_{IN}$ passes the UVLO threshold. The flag is<br>cleared once $V_{IN}$ passes the UVLO threshold | | [12] | MFR_STATUS | | 0 | Always read as 0. | | [11] | POWER_GOOD# | Live | 0 | O: Power good signal is asserted Power good signal is not asserted | | [10] | RESERVED | | 0 | Always read as 0. | |-------------|-------------|---------|---|--------------------------------------------------------------------------------------------------------------| | [9] | RESERVED | | 0 | Always read as 0. | | [8] | UNKNOWN | Latched | 0 | 0: No other fault has occurred 1: A fault type not specified in bit[15:1] of STATUS_ WORD has been detected. | | Low<br>Byte | STATUS_BYTE | | | STATUS BYTE is the low byte of STATUS WORD. | ### STATUS\_VOUT (7Ah) The STATUS\_VOUT command returns one data byte with contents as follows. | Bits | Name | Behavior | Default | Description | |------|---------------|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7] | VOUT_OV_FAULT | Live | 0 | 0: No output OV fault<br>1: Output OV fault | | [6] | RESERVED | Latched | 0 | Always read as 0. | | [5] | RESERVED | Latched | 0 | Always read as 0. | | [4] | VOUT_UV_FAULT | Live | 0 | 0: No output UV fault<br>1: Output UV fault | | [3] | VOUT_MAX_MIN | Live | 0 | No VOUT_MAX, VOUT_MIN warning An attempt has been made to set the output voltage to a value above that allowed by the VOUT_MAX command or below the limit allowed by the VOUT_MIN command | | [2] | RESERVED | | 0 | Always read as 0. | | [1] | RESERVED | | 0 | Always read as 0. | | [0] | UNKNOWN | Latched | 0 | 0: No other fault has occurred 1: A fault type not specified in bit[15:1] of STATUS_ WORD has been detected | ### STATUS\_IOUT (7Bh) | Command | | STATUS_IOUT | | | | | | | | | | | |---------------|---------|-------------------|-----------------|---|---|---|---|---|--|--|--|--| | Format | | Unsigned binary | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | Access | R | R | R | R | R | R | R | R | | | | | | Function | IOUT_OC | IOUT_OC & VOUT_UV | IOUT_OC_WARNING | Χ | Х | Х | Х | Х | | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | ### STATUS\_INPUT (7Ch) The STATUS\_INPUT returns the value of the flags indicating the input voltage status of the MP8796B. To clear the bits in this register, the underlying fault or warning should be removed and a CLEAR\_FAULTS command should be issued. | Bits | Name | Behavior | Default Set | Description | |-------|--------------|------------|-------------|-----------------------------------------------------------------------------------------------------------| | [7] | VIN_OV_FAULT | R, latched | 0 | No over-voltage detected on the OV pin Over-voltage detected on the OV pin | | [6] | VIN_OV_WARN | R, latched | 0 | 0: No over-voltage condition on V <sub>IN</sub> 1: Over-voltage condition on V <sub>IN</sub> has occurred | | [5] | VIN_UV_WARN | R, latched | 0 | No under-voltage condition on V <sub>IN</sub> Under-voltage condition on V <sub>IN</sub> has occurred | | [4:0] | RESERVED | R | 0 | Always read as 0000. | ### STATUS\_TEMPERATURE (7Dh) The STATUS\_TEMPERATURE returns the value of flags indicating the over temperature fault or over temperature waring of MP8796B. To clear the bits in this register, the underlying fault should be removed and a CLEAR\_FAULTS command should be issued. | Bits | Name | Behavior | Default | Description | |-------|------------|------------|---------|------------------------------------------| | [7] | OT_FAULT | R, latched | 0 | 1: Over-temperature fault has occurred | | [6] | OT_WARNING | R, latched | 0 | 1: Over-temperature warning has occurred | | [5:0] | RESERVED | R | 0 | Always read as 0. | ### STATUS\_CML (7Eh) | Command | STATUS CML | | | | | | | | | | | |---------------|--------------------------------------|-----------------------------|---|-----------------------|---|---|-------------|----------------|--|--|--| | Format | | Unsigned binary | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | Access | R | R | R | R | R | R | R | R | | | | | Function | Invalid or<br>unsupported<br>command | Invalid or unsupported data | х | Memory fault detected | Х | Х | Other fault | Memory<br>busy | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | #### READ\_VIN (88h) The READ\_VIN command returns the 10-bit measured value of the input voltage. | Command | | READ_VOUT | | | | | | | | | | | | | | | |---------------|------------|---------------------------------------------------------------------|---|---|---|---|---|-----|-----|---|---|---|---|---|---|---| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit | 15 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Function | X 25mV/LSB | | | | | | | | | | | | | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### READ\_VOUT (8Bh) The READ\_VOUT command returns the 13-bit measured value of the output voltage. | Command | | READ_VOUT | | | | | | | | | | | | | | | |---------------|--------------|-----------|----|----|----|----|---|-----|-----|---|---|---|---|---|---|---| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Function | X 1.25mV/LSB | | | | | | | | | | | | | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### READ\_IOUT (8Ch) The READ\_IOUT command returns the 14-bit measured value of the output current. This value is also compared with IOUT\_OC\_FAULT\_LIMIT and IOUT\_OC\_WARN\_LIMIT, and can affect STATUS\_IOUT. | Command | | | | | | | | READ | _IOUT | | | | | | | | |---------------|----|---------------------------------------------------------------------|---|-----------------------------|---|---|---|------|-------|---|---|---|---|---|---|---| | Format | | Direct | | | | | | | | | | | | | | | | Bit | 15 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Function | ) | X | | 62.5mA/LSB | | | | | | | | | | | | | | Default Value | 0 | 0 | 0 | 0 0 0 0 1 0 0 1 0 0 1 0 0 0 | | | | | | | 0 | | | | | | ### READ\_TEMPERATURE\_1 (8Dh) The READ TEMPERATURE 1 command returns the internal sensed temperature. This value is also used internally for over-temperature warning and fault detection. This data has a range of -255°C to +255°C. | Command | | READ_TEMPERATURE_1 | | | | | | | | | | | | | | | |---------------|----|--------------------|----|----|----|----|------|-----|-----|-----|-----|---------|-----|-----|-----|-----| | Format | | Direct | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R | R | R | R/W | Function | Х | | | | | | Sign | | | | , | I°C/LSI | В | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | READ\_TEMPERATURE\_1 is a 2-byte, two's complement integer. Bit[9] is the sign bit. Table 6 shows the relationship between direct values and real-world values. Table 6: Direct Value vs. Real-World Value | Sign | Direct Value | Real-World Value (°C) | |------|--------------|-----------------------| | 0 | 0 0000 0000 | 0 | | 0 | 0 0000 0001 | 1 | | 0 | 1 1111 1111 | +511 | | 1 | 0 0000 0001 | -511 | | 1 | 1 1111 1111 | -1 | ### PMBUS\_REVISION (98h) The PMBUS REVISION command returns the protocol revision used. Accesses to this command should use the read byte protocol. Bit[7:4] indicates the PMBus revision of specification Part I to which the device is compliant. Bit[3:0] indicates the revision of specification Part II to which the device is compliant. | NI | DMDUO DEVICIONI | | | | | | | | | | | |---------------|-----------------|-----------------|---|---|---|---|---|---|--|--|--| | Name | | PMBUS_REVISION | | | | | | | | | | | Format | | Unsigned binary | | | | | | | | | | | Bit | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | | | | Access | R | R R R R R R | | | | | | | | | | | Default Value | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | | | Bit[7:4] is always read as 4'b0011, specification PMBus Part I Revision 1.3. Bit[3:0] is always read as 4'b0011, specification PMBus Part II Revision 1.3. #### MFR ID (99h) The MFR ID command returns the company identification. | Byte | Byte Name | Value | Description | |------|-------------|--------------------|--------------------------------------------------------------------------------------------| | 0 | Byte Count | 0x03 | Always read as 0x03. The number of data bytes that the block read command expects to read. | | 1 | Character 1 | 0x4D, ASCII of "M" | Always read as 0x4D. | | 2 | Character 2 | 0x50, ASCII of "P" | Always read as 0x50. | | 3 | Character 3 | 0x53, ASCII of "S" | Always read as 0x53. | ### MFR\_CTRL\_COMP (D0h) The MFR\_CTRL\_COMP command adjusts the loop compensation of the MP8796B. | Bits | Name | Access | Behavior | Default | Description | | |-------|--------------------------|--------|----------|-------------------------------|-------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------| | [7:5] | RESERVED | R/W | Live | 000 | | | | [4] | Cff | R/W | Live | 0 | Sets the feed-forward ca<br>feedback resistor divider is s<br>0: 20pF<br>1: 50pF | apacitance when the internal selected. | | | | | | | | pensation to stabilize the loop. itude is related to EAh[3]. Refer on below for details. | | | | | | EAh[3] = 0 (single-<br>phase) | EAh[3] = 1 (multi-phase) | | | | | | | | 000: 5.6mV ramp | 000: 8.6mV ramp | | [3:1] | RAMP | R/W | Live | 100 | 001: 9.8mV ramp | 001: 15mV ramp | | | | | | | 010: 18mV ramp | 010: 27mV ramp | | | | | | | 011: 30mV ramp | 011: 45mV ramp | | | | | | | 100: 8.5mV ramp | 100: 13mV ramp | | | | | | | 101: 15.1mV ramp | 101: 23mV ramp | | | | | | | 110: 27mV ramp | 110: 41mV ramp | | | | | | | 111: 44mV ramp | 111: 68mV ramp | | [0] | Slave Fault<br>Detection | R/W | Live | 1 | Enables or disables the through the PG pin. 0: Slave-phase fault detections: Slave-phase fault detections: | | ### MFR\_CTRL\_VOUT (D1h) The MFR\_CTRL\_VOUT command adjusts the output voltage behaviors of the MP8796B. | Bits | Name | Access | Behavior | Default | Description | |-------|-----------------|--------|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7] | RESERVED | R/W | Live | 0 | | | [6] | Vo<br>discharge | R/W | Live | 1 | Output voltage discharge at CTRL low No active output voltage discharge | | [5:2] | PG delay | R/W | Live | 0000 | 0000: 1ms<br>0001: 2ms<br><br>1110: 15ms<br>1111: 0ms | | [1:0] | VO_RANGE | R/W | Live | 00 | Chooses the internal voltage divider ratio.<br>00: $V_{REF}$ / $V_O$ = 1, $V_O$ = 0.4V to 0.672V, LSB = 2mV 01: $V_{REF}$ / $V_O$ = 0.5, $V_O$ = 0.4V to 1.344V, LSB = 2mV 10: $V_{REF}$ / $V_O$ = 0.25, $V_O$ = 0.7V to 2.688V, LSB = 2mV 11: $V_{REF}$ / $V_O$ = 0.125, $V_O$ = 1.3V to 5.376V, LSB = 2mV | The default value of D1h is 0x40. ### MFR\_CTRL\_OPS (D2h) The MFR\_CTRL\_OPS command sets the switching frequency and light-load operation mode of the MP8796B. | Bits | Name | Access | Behavior | Default | Description | |-------|-------------------------|--------|----------|---------|------------------------------------------------------------------------------------------------------------------------------------------| | [7:3] | RESERVED | | | 00000 | | | [2:1] | SWITCHING_<br>FREQUENCY | R/W | Live | 10 | 00: Set f <sub>SW</sub> to 400kHz 01: Set f <sub>SW</sub> to 600kHz 10: Set f <sub>SW</sub> to 800kHz 11: Set f <sub>SW</sub> to 1000kHz | | [0] | SKIP_CCM<br>(SYNC) | R/W | Live | 1 | Pulse-skip mode at light load Forced CCM at light load | The default value of D2h is 0x05. ### MFR\_ADDR\_PMBUS (D3h) | Command | MFR_ADDR_PMBUS | | | | | | | | | | |---------------|----------------|--------|---------------|-----|-----|-----|-----|-----|--|--| | Format | | Direct | | | | | | | | | | Bit | 7 | 6 | 6 5 4 3 2 1 0 | | | | | | | | | Access | R/W | | | Function | Enable | ADDR | | | | | | | | | | Default Value | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | | | ## Bit[7] (enable bit): - 1: The address is decided by MFR\_ADDR\_PMBUS [6:0] - 0: The address is decided by the ADDR pin The default value of D3h is 0xB0. ### MFR\_VOUT\_OVP\_FAULT\_LIMIT (D4h) This MFR\_VOUT \_FAULT\_LIMIT command sets the thresholds for UVP and OVP. | Bits | Name | Access | Behavior | Default | Description | |-------|----------------|--------|----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------| | [7:4] | RESERVED | | | 0000 | | | [3:2] | OV_EXIT_<br>TH | R/W | Live | 11 | Sets the OVP exit threshold. 00: 10% of VREF 01: 50% of VREF 10: 80% of VREF 11: 102.5% of VREF | | [1:0] | OV_TH | R/W | Live | 10 | Sets the OVP entry threshold. 00: 115% of V <sub>REF</sub> 01: 120% of V <sub>REF</sub> 10: 125% of V <sub>REF</sub> 11: 130% of V <sub>REF</sub> | The above thresholds are relative values of the reference voltage. The default value of D4h is 0x0E. ### MFR\_OVP\_NOCP\_SET (D5h) This MFR OVP NOCP SET command sets the responses of the output voltage OVP. | Bits | Name | Access | Behavior | Default | Description | |-------|----------------------|--------|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:4] | RESERVED | | | 0000 | | | [3] | DELAY_NOCP<br>(D400) | R/W | Live | 0 | 0: 100ns delay after NOCP<br>1: 200ns delay after NOCP | | [2] | NOCP | R/W | Live | 0 | 0: Set NOCP to -10A<br>1: Set NOCP to -15A | | [1:0] | VOUT_OV<br>_Response | R/W | Live | 00 | 00: Latch off with output voltage discharge 01: Latch off without output voltage discharge in DCM 10: Hiccup with output voltage discharge 11: Hiccup without output voltage discharge in DCM | Bit[1:0] of the MFR\_OVP\_NOCP\_SET command tells the converter what action to take in response to an output over-voltage fault. The device also: - · Sets the VOUT OV bit in STATUS BYTE - · Sets the VOUT bit in STATUS WORD - Sets the VOUT over-voltage fault bit in the STATUS VOUT command - Notifies the host by asserting the ALERT pin There are four OVP response modes that can be chosen through bit[1:0] of MFR\_VOUT\_OVP\_NOCP\_SET: - <u>Latch off with output discharge</u>: Once the MP8796B reaches the OV entry threshold, the LS-FET turns on until the MP8796B reaches NOCP. The MP8796B turns off for a fixed amount of time then turns on again. This operation repeats until FB drops below the OVP exit threshold set by register D4[3:2]. Then the LS-FET turns off. If FB rises beyond the OV entry threshold again, the LS-FET is turns on again to discharge the output voltage. However, the converter does not attempt to restart until the power of either VIN, VCC, or CTRL is recycled. - <u>Latch off without output discharge (only effective in DCM)</u>: Once the MP8796B reaches the OV entry threshold, the LS-FET turns on. When the inductor current crosses zero, the converter enters Hi-Z mode (output disabled). The converter stops discharging the output voltage. The converter does not attempt to restart until the power of either VIN, VCC, or CTRL is recycled. - Hiccup with output discharge: Once the MP8796B reaches the OV entry threshold, the LS-FET remains on until the MP8796B reaches NOCP. The MP8796B turns off for a fixed amount of time then turns on again. This operation repeats until FB drops below the OVP exit threshold set by register D4[3:2]. Then the LS-FET turns off, and a new SS is initiated. - Hiccup without output discharge (only effective in DCM): Once the MP8796B reaches OV, the LS-FET remains on until the MP8796B reaches NOCP. Then a new SS is initiated. The default value of D5h is 0x00. ### MFR\_OT\_OC\_SET (D6h) The MFR\_OT\_OC\_SET command sets the responses of OCP, and sets the responses and hysteresis of OTP. This is a 1-byte command. | Bits | Name | Access | Behavior | Default | Description | |-------|-------------|--------|----------|---------|---------------------------------------------------------------------------------------| | [7:4] | RESERVED | | | 0000 | | | [3] | OC_response | R/W | Live | 0 | 0: Latch off, never retry 1: Retry | | [2:1] | OT_hyst | R/W | Live | 00 | 00: 20°C<br>01: 25°C<br>10: 30°C<br>11: 35°C | | [0] | OT_Response | R/W | Live | 0 | O: Latch off, never retry Retry after the temp drops by the value set by bit[2:1] | The MFR\_OT\_OC\_SET command tells the converter which action to take in response to an over-temperature fault and a total output over-current fault. The default value of D6h is 0x00. ### MFR\_OC\_PHASE\_SET (D7h) The MFR\_OC\_PHASE\_SET command sets the inductor valley current limit of each individual phase. This is a cycle-by-cycle current limit. After 31 consecutive cycles of an over-current (OC) condition, OCP is triggered. This is a 1-byte command. | Bits | Name | Access | Behavior | Default | Description | |-------|----------|--------|----------|---------|----------------------------------------| | [7:5] | RESERVED | | | 000 | | | [4:0] | OC_limit | R/W | Live | 10101 | Current limit. 1.5A/LSB, [00000] = 0A. | The value is unsigned, and 1LSB = 1.5A. The default value of D7h is 0x15, which corresponds to 31.5A of the inductor valley current limit. ### MFR\_HICCUP\_ITV\_SET (D8h) This MFR\_HICCUP\_ITV\_SET command sets the hiccup interval during OCP. This is a 1-byte command. | Bits | Name | Access | Behavior | Default | Description | |-------|------------|--------|----------|---------|---------------------------------------------------------| | [7:6] | RESERVED | | | 00 | | | [5:0] | Hiccup_itv | R/W | Live | 000000 | OC fault hiccup interval time. 000000: 4ms 1 LSB = 4ms | D8h is only effective when EAh bit[10] is set to 1 and reaches the total output current limit. When EAh bit[10] is set to 0 or when it reaches the inductor valley current limit set by MFR\_OC\_PHASE\_LIMIT, the OCP hiccup time is about five times the soft-start time set by TON\_RISE (61h). The default value of D8h is 0x00. ### MFR \_UVP\_PGOOD\_ON \_LIMIT (D9h) This MFR\_UVP\_PGOOD\_ON\_LIMIT command sets the thresholds UVP and PGOOD on. Any fault condition will pull PG low. The default value of D9h is 0x09. | Bits | Name | Access | Behavior | Default | Description | |-------|----------|--------|----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:4] | RESERVED | | | 0000 | | | [3:2] | UV_TH | R/W | Live | 10 | Sets the UVP threshold. When FB drops below the UV_TH level, the MP8796B enters UVP. The response of UVP is the same as in OCP. 00: 69% of V <sub>REF</sub> 01: 74% of V <sub>REF</sub> 10: 79% of V <sub>REF</sub> 11: 84% of V <sub>REF</sub> | | [1:0] | PG_ON | R/W | Live | 01 | Sets the threshold of FB at which PG is pulled high during soft start. Once FB reaches the threshold, PG is pulled high after the delay set by D1[5:2]. 00: 90% of V <sub>REF</sub> 01: 92.5% of V <sub>REF</sub> 10: 95% of V <sub>REF</sub> 11: 97.5% of V <sub>REF</sub> | Any fault condition will pull PG low. ### MFR\_VOUT \_STEP (DAh) This MFR\_VOUT\_STEP command sets the slew rate of the output voltage transition after soft start finishes. This command does not determine the output voltage slew rate during soft start. | Bits | Name | Access | Behavior | Default | Description | |-------|-----------|--------|----------|---------|------------------------------------| | [7:4] | RESERVED | | | 0000 | | | [3:0] | Vout_step | R/W | Live | 0100 | 0000: 20μs/2mV<br>1LSB = 2.5μs/2mV | The default value of DAh is 0x04. ### MFR\_LOW\_POWER (E5h) The MFR LOW POWER enables or disables the slave phases in multi-phase configuration. | Bits | Name | Access | Behavior | Default | Description | |-------|----------|--------|----------|---------|-----------------------------------------------------------------------------------------------------------------------------| | [7:2] | RESERVED | | | 000000 | | | [1] | LP_PS# | R/W | Live | 0 | 0: Low-power mode is disabled regardless of PS# 1: Low-power mode is enabled when PS# is low, and disabled when PS# is high | | [0] | LP_PMBus | R/W | Live | 0 | O: Low-power mode is disabled through the PMBus 1: Low-power mode is enabled through the PMBus | The slave phases can be enabled/disabled directly through bit[0] of the MFR\_LOW\_POWER command. When bit[1] of MFR\_LOW\_POWER is set to 1, the slave phases can be enabled or disabled by the PS# pin. The master phase cannot be disabled through the MFR\_LOW\_POWER command. The default value of E5h is 0x00. # MFR\_CTRL (EAh) Some bits of MFR\_CTRL enables or disables some functions. | Bits | Name | Access | Behavior | Default | Description | | |---------|------------------------------|--------|----------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | [15:11] | RESERVED | R | Live | For manufacturer use only. | | | | [10] | Total_Oc_<br>hiccup_interval | R/W | Live | 0 | Chooses whether the interval during OCP hiccup can be changed through register D8h. | | | [10] | | | | | Fixed OCP hiccup interval Adjustable OCP hiccup interval | | | | | R/W | Live | 0 | Enables or disables the output sink mode (OSM) function. | | | [9] | OSM | | | | 0: Enable output sink mode (OSM)<br>1: Disable OSM | | | [8:4] | RESERVED | R | Live | 00000 | For manufacturer use only. | | | [3] | Phase_<br>operation | R/W | Live | 1 | Determines single-phase or multi-phase operation. T selection of this bit affects the actual ramp amplitu chosen through register D0h[3:1]. See t MFR_CTRL_COMP (D0h) section on page 45 for details. 0: For single-phase operation | | | | | | | | 1: For multi-phase operation | | | [2:0] | RESERVED | R | Live | 000 | For manufacturer use only. | | # **DEFAULT MTP CONFIGURATION** **Table 7: 0000 Suffix Code Configuration** | Output Voltage | 0.92V | | | |------------------------------------------------------|------------|--|--| | Input Voltage | 12V | | | | Mode | Forced CCM | | | | Max Load(A) | 30A | | | | Valley Current Limit | 31.5A | | | | Number of IC in Parallel | 1 | | | | Switch Frequency | 800kHz | | | | Soft-Start Time (1ms, 2ms, 4ms, 8ms, 16ms available) | 2ms | | | | Input UVLO Rising Voltage (V, 3V by default) | Default | | | | Input UVLO Falling Voltage (V, 2.75V by default) | Default | | | | Protection Mode (Hiccup and Latch-<br>off available) | Latch off | | | | | | | | Table 8: 0000 Suffix Code Register Value | Suffix Code | Register | Hex Value | Register | Hex Value | |-------------|----------|-----------|----------|-----------| | 0000 | 0x01 | 80 | 0x60 | 0 | | 0000 | 0x02 | 16 | 0x61 | 1 | | 0000 | 0x10 | 0 | 0x64 | 0 | | 0000 | 0x21 | 1CC | 0XD0 | 09 | | 0000 | 0x24 | 226 | 0XD1 | 40 | | 0000 | 0x25 | 226 | 0XD2 | 5 | | 0000 | 0x26 | 190 | 0XD3 | В0 | | 0000 | 0x29 | 28C | 0XD4 | E | | 0000 | 0x2B | 170 | 0XD5 | 0 | | 0000 | 0x35 | С | 0XD6 | 0 | | 0000 | 0x36 | В | 0XD7 | 15 | | 0000 | 0x4F | 91 | 0XD8 | 0 | | 0000 | 0x51 | 8C | 0XD9 | 9 | | 0000 | 0x55 | 20 | 0XDA | 4 | | 0000 | 0x57 | 1E | 0XE5 | 0 | | 0000 | 0x58 | 28 | | | ### **PACKAGE INFORMATION** ### TQFN-25 (4mmx5mm) **TOP VIEW** **SIDE VIEW** **RECOMMENDED LAND PATTERN** #### **NOTE:** - 1) LAND PATTERNS OF PINS 1-4 AND 14-16 HAVE THE SAME LENGTH AND WIDTH. 2) LAND PATTERNS OF PIN 5, 13, 17, AND 25 HAVE THE SAME LENGTH AND WIDTH. 3) ALL DIMENSIONS ARE IN MILLIMETERS. - 4) LEAD COPLANARITY SHALL BE 0.08 - 5) JEDEC REFERENCE IS MO-220. - 6) DRAWING IS NOT TO SCALE. MILLIMETERS MAX. ### **CARRIER INFORMATION** | Part Number | Package | Quantity/ | Quantity/ | Reel | Carrier | Carrier | |--------------------|-------------|-----------|-----------|----------|------------|------------| | | Description | Reel | Tube | Diameter | Tape Width | Tape Pitch | | MP8796BGVT- xxxx-Z | TQFN 4x5 | 5000 | N/A | 13in | 12mm | 8mm | **Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.