

# **PSoC® Mixed-Signal Array**

#### **Features**

- Low Power CapSense Block
  - □ Configurable Capacitive Sensing Elements
  - □ Supports Combination of CapSense Buttons, Sliders, Touchpads, and Proximity Sensors
- Powerful Harvard Architecture Processor
  - □ M8C Processor Speeds Running up to 12 MHz
  - □ Low Power at High Speed
  - □ 2.4V to 5.25V Operating Voltage
  - □ Industrial Temperature Range: -40°C to +85°C
- Flexible On-Chip Memory
  - □ 8K Flash Program Storage 50,000 Erase/Write Cycles
  - □ 512 Bytes SRAM Data Storage
  - □ Partial Flash Updates
  - □ Flexible Protection Modes
  - □ Interrupt Controller
  - □ In-System Serial Programming (ISSP)
- Complete Development Tools
  - □ Free Development Tool (PSoC Designer™)
  - □ Full Featured, In-Circuit Emulator, and Programmer
  - □ Full Speed Emulation
  - □ Complex Breakpoint Structure
  - 128K Trace Memory

- Precision, Programmable Clocking
  - □ Internal ±5.0% 6/12 MHz Main Oscillator
  - □ Internal Low Speed Oscillator at 32 kHz for Watchdog and Sleep
- Programmable Pin Configurations
- Pull Up, High Z, Open Drain, and CMOS Drive Modes on All GPIO
- ☐ Up to 28 Analog Inputs on GPIO
- ☐ Configurable Inputs on All GPIO
- □ Selectable, Regulated Digital IO on Port 1
  - 3.0V, 20 mA Total Port 1 Source Current
  - 5 mA Strong Drive Mode on Port 1 Versatile Analog Mux
- □ Common Internal Analog Bus
- □ Simultaneous Connection of IO Combinations
- □ Comparator Noise Immunity
- Low Dropout Voltage Regulator for the Analog Array
- Additional System Resources
  - □ Configurable Communication Speeds
    - I<sup>2</sup>C: Selectable to 50 kHz, 100 kHz, or 400 kHz
    - SPI: Configurable between 46.9 kHz and 3 MHz
  - □ I<sup>2</sup>C<sup>™</sup> Slave
  - □ SPI Master and SPI Slave
  - □ Watchdog and Sleep Timers
  - □ Internal Voltage Reference
- □ Integrated Supervisory Circuit



Cypress Semiconductor Corporation
Document Number: 001-05356 Rev. \*D

San Jose, CA 95134-1709

408-943-2600



#### **PSoC Functional Overview**

The PSoC® family consists of many Mixed Signal Arrays with On-Chip Controller devices. These devices are designed to replace multiple traditional MCU based system components with one low cost single chip programmable component. A PSoC device includes configurable analog and digital blocks and programmable interconnect. This architecture enables the user to create customized peripheral configurations to match the requirements of each individual application. Additionally, a fast CPU, Flash program memory, SRAM data memory, and configurable IO are included in a range of convenient pinouts.

The PSoC architecture for this device family, as shown in Figure 1, is comprised of three main areas: the Core, the System Resources, and the CapSense Analog System. A common versatile bus enables connection between IO and the analog system. Each CY8C20x34 PSoC device includes a dedicated CapSense block that provides sensing and scanning control circuitry for capacitive sensing applications. Depending on the PSoC package, up to 28 general purpose IO (GPIO) are also included. The GPIO provide access to the MCU and analog mux.

#### The PSoC Core

The PSoC Core is a powerful engine that supports a rich instruction set. It encompasses SRAM for data storage, an interrupt controller, sleep and watchdog timers, IMO (Internal Main Oscillator), and ILO (Internal Low speed Oscillator). The CPU core, called the M8C, is a powerful processor with speeds up to 12 MHz. The M8C is a two MIPS, 8-bit Harvard architecture microprocessor.

System Resources provide additional capability such as a configurable I<sup>2</sup>C slave or SPI master-slave communication interface and various system resets supported by the M8C.

The Analog System is composed of the CapSense PSoC block and an internal 1.8V analog reference. Together they support capacitive sensing of up to 28 inputs.

# The CapSense Analog System

The Analog System contains the capacitive sensing hardware. Several hardware algorithms are supported. This hardware performs capacitive sensing and scanning without requiring external components. Capacitive sensing is configurable on each GPIO pin. Scanning of enabled CapSense pins is completed quickly and easily across multiple ports.

Figure 1. Analog System Block Diagram



The Analog Multiplexer System

The Analog Mux Bus connects to every GPIO pin. Pins are connected to the bus individually or in any combination. The bus also connects to the analog system for analysis with the CapSense block comparator.

Switch control logic enables selected pins to precharge continuously under hardware control. This enables capacitive measurement for applications such as touch sensing. Other multiplexer applications include:

- Complex capacitive sensing interfaces such as sliders and touch pads
- Chip-wide mux that enables analog input from any IO pin
- Crosspoint connection between any IO pin combinations

When designing capacitive sensing applications, refer to the latest signal-to-noise signal level requirements Application Notes, found under <a href="http://www.cypress.com">http://www.cypress.com</a> >> DESIGN RESOURCES >> Application Notes. In general, unless otherwise noted in the relevant Application Notes, the minimum signal-to-noise ratio (SNR) requirement for CapSense applications is 5:1.

Page 2 of 34



# Additional System Resources

System Resources provide additional capability useful to complete systems. Additional resources include low voltage detection and power on reset. Brief statements describing the merits of each system resource are presented below.

- The I<sup>2</sup>C slave or SPI master-slave module provides 50/100/400 kHz communication over two wires. SPI communication over three or four wires run at speeds of 46.9 kHz to 3 MHz (lower for a slower system clock).
- Low Voltage Detection (LVD) interrupts signal the application of falling voltage levels, while the advanced POR (Power On Reset) circuit eliminates the need for a system supervisor.
- An internal 1.8V reference provides an absolute reference for capacitive sensing.
- The 5V maximum input, 3V fixed output, low dropout regulator (LDO) provides regulation for IOs. A register controlled bypass mode enables the user to disable the LDO.

# Getting Started

To understand the PSoC silicon read this datasheet and use the PSoC Designer Integrated Development Environment (IDE). This datasheet is an overview of the PSoC integrated circuit and presents specific pin, register, and electrical specifications. For in depth information, along with detailed programming information, refer to the PSoC Mixed Signal Array Technical Reference Manual on the web at http://www.cypress.com/psoc.

For up to date Ordering, Packaging, and Electrical Specification information, refer to the latest PSoC device datasheets on the web at http://www.cypress.com.

# Development Kits

Development Kits are available from the following distributors: Digi-Key, Avnet, Arrow, and Future. The Cypress Online Store contains development kits, C compilers, and all accessories for PSoC development. Go to the Cypress Online Store web site at <a href="http://www.cypress.com">http://www.cypress.com</a>, click the Online Store shopping cart icon at the bottom of the web page and click *PSoC (Programmable System-on-Chip)* to view a current list of available items.

### **Technical Training Modules**

Free PSoC technical training modules are available for new users to PSoC. Training modules cover designing, debugging, advanced analog, and CapSense. Go to http://www.cypress.com/techtrain.

#### Consultants

Certified PSoC Consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC Consultant go to <a href="http://www.cypress.com">http://www.cypress.com</a>, click on Design Support located on the left side of the web page and select CYPros Consultants.

## **Technical Support**

PSoC application engineers take pride in fast and accurate response. They are available with a four hour guaranteed response at http://www.cypress.com/support/login.cfm.

## **Application Notes**

A long list of application notes assist you in every aspect of your design effort. To view the PSoC application notes, go to the <a href="http://www.cypress.com">http://www.cypress.com</a> and select Application Notes under the Design Resources list located in the center of the web page. Application notes are sorted by date by default.

#### **Development Tools**

PSoC Designer is a Microsoft® Windows based, integrated development environment for the Programmable System-on-Chip (PSoC) devices. The PSoC Designer IDE and application runs on Windows NT 4.0, Windows 2000, Windows Millennium (Me), or Windows XP. For more information, see Figure 2 on page 4.

PSoC Designer helps the customer to select an operating configuration for the PSoC, write application code that uses the PSoC, and debug the application. This system provides design database management by project, an integrated debugger with In-Circuit Emulator, in-system programming support, and the CYASM macro assembler for the CPUs.

PSoC Designer also supports a high level C language compiler developed specifically for the devices in the family.



Figure 2. PSoC Designer Subsystems



# PSoC Designer Software Subsystems

#### Device Editor

The device editor subsystem enables the user to select different on board analog and digital components called user modules using the PSoC blocks. Examples of user modules are ADCs, DACs, Amplifiers, and Filters.

The device editor also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic reconfiguration enables changing configurations at run time.

PSoC Designer sets up power on initialization tables for selected PSoC block configurations and creates source code for an application framework. The framework contains software to operate the selected components. If the project uses more than one operating configuration, then it contains routines to switch between different sets of PSoC block configurations at run time. PSoC Designer prints out a configuration sheet for a given project configuration for use during application programming in conjunction with the device datasheet. Once the framework is generated, the user adds application specific code to flesh out the framework. It is also possible to change the selected components and regenerate the framework.

#### Application Editor

Application Editor edits C language and Assembly language source code. It also assembles, compiles, links, and builds.

#### Assembler

The macro assembler enables the assembly code for seamless merging with C code. The link libraries automatically use absolute addressing or are compiled in relative mode and linked with other software modules to get absolute addressing.

#### C Language Compiler

C language compiler supports the PSoC family of devices. It quickly enables you to create complete C programs for the PSoC family devices.

The embedded optimizing C compiler provides all the features of C language tailored to the PSoC architecture. It comes complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality.

#### Debugger

The PSoC Designer Debugger subsystem provides hardware in-circuit emulation, enabling the designer to test the program in a physical system while providing an internal view of the PSoC device. Debugger commands enable the designer to read the program, read and write data memory, read and write IO registers, read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also enables the designer to create a trace buffer of registers and memory locations of interest.

#### Online Help System

The online help system displays online and context sensitive help for the user. Designed for procedural and quick reference, each functional subsystem has its own context sensitive help. This system also provides tutorials and links to FAQs and an Online Support Forum to aid the designer to get started.

#### Hardware Tools

#### In-Circuit Emulator

A low cost, high functionality ICE (In-Circuit Emulator) is available for development support. This hardware has the capability to program single devices.

The emulator consists of a base unit that connects to the PC by way of a USB port. The base unit is universal and operates with all PSoC devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the PSoC device in the target board and performs full speed (24 MHz) operation.

Page 4 of 34



# **Designing with User Modules**

The development process for the PSoC device differs from that of a traditional fixed function microprocessor. The configurable analog and digital hardware blocks give the PSoC architecture a unique flexibility. It pays dividends in managing specification change during development and by lowering inventory costs. These configurable resources are called PSoC Blocks. They implement a wide variety of user selectable functions. Each block has several registers to determine their function and connectivity to other blocks, multiplexers, buses, and to the IO pins. Iterative development cycles permit you to adapt the hardware and the software. This substantially lowers the risk of selecting a different part to meet the final design requirements.

To speed the development process, the PSoC Designer Integrated Development Environment (IDE) provides a library of pre-built and pre-tested hardware peripheral functions called as User Modules. User modules make selecting and implementing peripheral devices simple. They come in analog, digital, and mixed signal varieties.

Each user module establishes the basic register settings to implement the selected function. It also provides parameters to tailor its precise configuration to a particular application. For example, a Pulse Width Modulator user module configures one or more digital PSoC blocks, one for each 8-bits of resolution. The user module parameters permit you to establish the pulse width and duty cycle. User modules also provide tested software to cut the development time. The user module application programming interface (API) provides high level functions to control and respond to hardware events at run time. The API also provides optional interrupt service routines to adapt as needed.

The API functions are documented in user module datasheets that are viewed directly in the PSoC Designer IDE. These datasheets explain the internal operation of the user module and provide performance specifications. Each datasheet describes the use of each user module parameter and documents the setting of each register controlled by the user module.

The development process starts when you open a new project and bring up the Device Editor, a graphical user interface (GUI) for configuring the hardware. Select the user modules you need for your project and map them on to the PSoC blocks with point-and-click simplicity. Then, build signal chains by interconnecting the user modules to each other and the IO pins. At this stage, configure the clock source connections and enter parameter values directly or by selecting values from the drop down menus. When the hardware configuration is ready for testing or moves on to developing code for the project, perform the "Generate Application" step. The PSoC Designer generates the source code that automatically configures the device to your specification and provides the high level user module API functions.

Figure 3. User Module and Source Code Development Flows



Now write the main program and any sub-routines using PSoC Designer's Application Editor subsystem. The Application Editor includes a Project Manager that enables to open the project source code files (including all generated code files) from a hierarchal view. The source code editor provides syntax coloring and advanced edit features for both C and assembly language. File search capabilities include simple string searches and recursive "grep-style" patterns. A single mouse click invokes the Build Manager. It employs a professional strength "makefile" system to automatically analyze all file dependencies and run the compiler and assembler as necessary. Project level options control optimization strategies used by the compiler and linker. Syntax errors are displayed in a console window. Double click the error message to show the offending line of source code. When all is correct, the linker builds a HEX file image suitable for programming.

The last step in the development process takes place inside the PSoC Designer's Debugger subsystem. The Debugger downloads the HEX image to the In-Circuit Emulator (ICE) where it runs at full speed. Debugger capabilities rival those of systems costing many times more. In addition to traditional single step, run-to-breakpoint, and watch variable features, the Debugger provides a large trace buffer. This enables to define complex breakpoint events such as monitoring address and data bus values, memory locations, and external signals.



#### **Document Conventions**

# Acronyms Used

The following table lists the acronyms that are used in this document.

| Acronym | Description                       |
|---------|-----------------------------------|
| AC      | alternating current               |
| API     | application programming interface |
| CPU     | central processing unit           |
| DC      | direct current                    |
| GPIO    | general purpose IO                |
| GUI     | graphical user interface          |
| ICE     | in-circuit emulator               |
| ILO     | internal low speed oscillator     |
| IMO     | internal main oscillator          |
| Ю       | input or output                   |
| LSb     | least significant bit             |
| LVD     | low voltage detect                |
| MSb     | most significant bit              |
| POR     | power on reset                    |
| PPOR    | precision power on reset          |
| PSoC®   | Programmable System-on-Chip™      |
| SLIMO   | slow IMO                          |
| SRAM    | static random access memory       |

# Units of Measure

A units of measure table is located in the Electrical Specifications section. Table 6 on page 13 lists all the abbreviations used to measure the PSoC devices.

# **Numeric Naming**

Hexadecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexadecimal numbers are also represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (For example, 01010100b or 01000011b). Numbers not indicated by an 'h', 'b', or 0x are decimals.

Page 6 of 34



#### **Pinouts**

This section describes, lists, and illustrates the CY8C20234, CY8C20334, CY8C20434, and CY8C20534 PSoC device pins and pinout configurations.

The CY8C20x34 PSoC device is available in a variety of packages that are listed and shown in the following tables. Every port pin (labeled with a "P") is capable of Digital IO and connection to the common analog bus. However, Vss, Vdd, and XRES are not capable of Digital IO.

#### 16-Pin Part Pinout

Figure 4. CY8C20234 16-Pin PSoC Device



Table 1. 16-Pin Part Pinout (QFN<sup>[2]</sup>)

| Pin No.   | Ту            | /pe         | Name      | Deparieties                                          |
|-----------|---------------|-------------|-----------|------------------------------------------------------|
| PIII NO.  | Digital       | Analog      | Name      | Description                                          |
| 1         | Ю             | I           | P2[5]     |                                                      |
| 2         | Ю             | I           | P2[1]     |                                                      |
| 3         | IOH           | I           | P1[7]     | I <sup>2</sup> C SCL, SPI SS.                        |
| 4         | IOH           | I           | P1[5]     | I <sup>2</sup> C SDA, SPI MISO.                      |
| 5         | IOH           | I           | P1[3]     | SPI CLK.                                             |
| 6         | IOH           | I           | P1[1]     | CLK <sup>[1]</sup> , I <sup>2</sup> C SCL, SPI MOSI. |
| 7         | Power         |             | Vss       | Ground connection.                                   |
| 8         | IOH           | I           | P1[0]     | DATA <sup>[1]</sup> , I <sup>2</sup> C SDA.          |
| 9         | IOH           | I           | P1[2]     |                                                      |
| 10        | IOH           | I           | P1[4]     | Optional external clock input (EXTCLK).              |
| 11        | Input         | •           | XRES      | Active high external reset with internal pull down.  |
| 12        | Ю             | I           | P0[4]     |                                                      |
| 13        | Power         | •           | Vdd       | Supply voltage.                                      |
| 14        | IO            | I           | P0[7]     |                                                      |
| 15        | Ю             | I           | P0[3]     | Integrating input.                                   |
| 16        | Ю             | I           | P0[1]     |                                                      |
| A = Analo | g, I = Input, | O = Output, | OH = 5 m/ | A High Output Drive                                  |

#### Notes

- These are the ISSP pins, that are not High Z at POR (Power On Reset). See the *PSoC Mixed Signal Array Technical Reference Manual* for details. The center pad on the QFN package is connected to ground (Vss) for best mechanical, thermal, and electrical performance. If not connected to ground, it is electrically floated and not connected to any other signal.



# 24-Pin Part Pinout

Figure 5. CY8C20334 24-Pin PSoC Device



Table 2. 24-Pin Part Pinout (QFN [2])

| Din No  | Туре    |        | Nama  | Description                                          |  |  |  |  |
|---------|---------|--------|-------|------------------------------------------------------|--|--|--|--|
| Pin No. | Digital | Analog | Name  | Description                                          |  |  |  |  |
| 1       | IO      | I      | P2[5] |                                                      |  |  |  |  |
| 2       | IO      | I      | P2[3] |                                                      |  |  |  |  |
| 3       | IO      | 1      | P2[1] |                                                      |  |  |  |  |
| 4       | IOH     | I      | P1[7] | I <sup>2</sup> C SCL, SPI SS.                        |  |  |  |  |
| 5       | IOH     | I      | P1[5] | I <sup>2</sup> C SDA, SPI MISO.                      |  |  |  |  |
| 6       | IOH     | I      | P1[3] | SPI CLK.                                             |  |  |  |  |
| 7       | IOH     | I      | P1[1] | CLK <sup>[1]</sup> , I <sup>2</sup> C SCL, SPI MOSI. |  |  |  |  |
| 8       |         |        | NC    | No connection.                                       |  |  |  |  |
| 9       | Power   |        | Vss   | Ground connection.                                   |  |  |  |  |
| 10      | IOH     | I      | P1[0] | DATA <sup>[1]</sup> , I <sup>2</sup> C SDA.          |  |  |  |  |
| 11      | IOH     | I      | P1[2] |                                                      |  |  |  |  |
| 12      | IOH     | I      | P1[4] | Optional external clock input (EXTCLK).              |  |  |  |  |
| 13      | IOH     | I      | P1[6] |                                                      |  |  |  |  |
| 14      | Input   |        | XRES  | Active high external reset with internal pull down.  |  |  |  |  |
| 15      | Ю       | I      | P2[0] |                                                      |  |  |  |  |
| 16      | Ю       | I      | P0[0] |                                                      |  |  |  |  |
| 17      | Ю       | I      | P0[2] |                                                      |  |  |  |  |
| 18      | Ю       | 1      | P0[4] |                                                      |  |  |  |  |
| 19      | Ю       | I      | P0[6] | Analog bypass.                                       |  |  |  |  |
| 20      | Power   |        | Vdd   | Supply voltage.                                      |  |  |  |  |
| 21      | Ю       | I      | P0[7] |                                                      |  |  |  |  |
| 22      | Ю       | I      | P0[5] |                                                      |  |  |  |  |
| 23      | 10      | I      | P0[3] | Integrating input.                                   |  |  |  |  |
| 24      | 10      | I      | P0[1] |                                                      |  |  |  |  |
| CP      | Power   |        | Vss   | Center pad is connected to ground.                   |  |  |  |  |

A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive



#### 28-Pin Part Pinout

Figure 6. CY8C20534 28-Pin PSoC Device



Table 3. 28-Pin Part Pinout (SSOP)

| Din No  | Pin No. |        | Nama  | Description                                                   |  |  |  |  |  |
|---------|---------|--------|-------|---------------------------------------------------------------|--|--|--|--|--|
| Pin No. | Digital | Analog | Name  | Description                                                   |  |  |  |  |  |
| 1       | Ю       | I, M   | P0[7] | Analog column mux input.                                      |  |  |  |  |  |
| 2       | Ю       | I, M   | P0[5] | Analog column mux input and column output.                    |  |  |  |  |  |
| 3       | Ю       | I, M   | P0[3] | Analog column mux input and column output, integrating input. |  |  |  |  |  |
| 4       | Ю       | I, M   | P0[1] | Analog column mux input, integrating input.                   |  |  |  |  |  |
| 5       | Ю       | M      | P2[7] |                                                               |  |  |  |  |  |
| 6       | Ю       | M      | P2[5] |                                                               |  |  |  |  |  |
| 7       | Ю       | I, M   | P2[3] | Direct switched capacitor block input.                        |  |  |  |  |  |
| 8       | Ю       | I, M   | P2[1] | Direct switched capacitor block input.                        |  |  |  |  |  |
| 9       | Power   |        | Vss   | Ground connection.                                            |  |  |  |  |  |
| 10      | Ю       | M      | P1[7] | I2C Serial Clock (SCL).                                       |  |  |  |  |  |
| 11      | Ю       | M      | P1[5] | I2C Serial Data (SDA).                                        |  |  |  |  |  |
| 12      | Ю       | M      | P1[3] |                                                               |  |  |  |  |  |
| 13      | Ю       | M      | P1[1] | I2C Serial Clock (SCL), ISSP-SCLK <sup>[1]</sup> .            |  |  |  |  |  |
| 14      | Power   |        | Vss   | Ground connection.                                            |  |  |  |  |  |
| 15      | Ю       | М      | P1[0] | I2C Serial Data (SDA), ISSP-SDATA <sup>[1]</sup> .            |  |  |  |  |  |
| 16      | Ю       | M      | P1[2] |                                                               |  |  |  |  |  |
| 17      | Ю       | M      | P1[4] | Optional External Clock Input (EXTCLK).                       |  |  |  |  |  |
| 18      | Ю       | M      | P1[6] |                                                               |  |  |  |  |  |
| 19      | Input   |        | XRES  | Active high external reset with internal pull down.           |  |  |  |  |  |
| 20      | Ю       | I, M   | P2[0] | Direct switched capacitor block input.                        |  |  |  |  |  |
| 21      | Ю       | I, M   | P2[2] | Direct switched capacitor block input.                        |  |  |  |  |  |
| 22      | Ю       | M      | P2[4] |                                                               |  |  |  |  |  |
| 23      | Ю       | M      | P2[6] |                                                               |  |  |  |  |  |
| 24      | Ю       | I, M   | P0[0] | Analog column mux input.                                      |  |  |  |  |  |
| 25      | Ю       | I, M   | P0[2] | Analog column mux input.                                      |  |  |  |  |  |
| 26      | Ю       | I, M   | P0[4] | Analog column mux input                                       |  |  |  |  |  |
| 27      | Ю       | I, M   | P0[6] | Analog column mux input.                                      |  |  |  |  |  |
| 28      | Power   |        | Vdd   | Supply voltage.                                               |  |  |  |  |  |

A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive.

Document Number: 001-05356 Rev. \*D



# 32-Pin Part Pinout

Figure 7. CY8C20434 32-Pin PSoC Device



Table 4. 32-Pin Part Pinout (QFN [2])

| Din No  | No. Type |        | Nama  | Description                                          |  |  |  |  |  |
|---------|----------|--------|-------|------------------------------------------------------|--|--|--|--|--|
| Pin No. | Digital  | Analog | Name  | Description                                          |  |  |  |  |  |
| 1       | Ю        | I      | P0[1] |                                                      |  |  |  |  |  |
| 2       | Ю        | I      | P2[7] |                                                      |  |  |  |  |  |
| 3       | Ю        | I      | P2[5] |                                                      |  |  |  |  |  |
| 4       | Ю        | I      | P2[3] |                                                      |  |  |  |  |  |
| 5       | Ю        | I      | P2[1] |                                                      |  |  |  |  |  |
| 6       | Ю        | I      | P3[3] |                                                      |  |  |  |  |  |
| 7       | Ю        | I      | P3[1] |                                                      |  |  |  |  |  |
| 8       | IOH      | I      | P1[7] | I <sup>2</sup> C SCL, SPI SS.                        |  |  |  |  |  |
| 9       | IOH      | I      | P1[5] | I <sup>2</sup> C SDA, SPI MISO.                      |  |  |  |  |  |
| 10      | IOH      | I      | P1[3] | SPI CLK.                                             |  |  |  |  |  |
| 11      | IOH      | I      | P1[1] | CLK <sup>[1]</sup> , I <sup>2</sup> C SCL, SPI MOSI. |  |  |  |  |  |
| 12      | Power    |        | Vss   | Ground connection.                                   |  |  |  |  |  |
| 13      | IOH      | I      | P1[0] | DATA <sup>[1]</sup> , I <sup>2</sup> C SDA.          |  |  |  |  |  |
| 14      | IOH      | I      | P1[2] |                                                      |  |  |  |  |  |
| 15      | IOH      | I      | P1[4] | Optional external clock input (EXTCLK).              |  |  |  |  |  |
| 16      | IOH      | I      | P1[6] |                                                      |  |  |  |  |  |
| 17      | Input    |        | XRES  | Active high external reset with internal pull down.  |  |  |  |  |  |
| 18      | Ю        | I      | P3[0] |                                                      |  |  |  |  |  |
| 19      | Ю        | I      | P3[2] |                                                      |  |  |  |  |  |
| 20      | Ю        | I      | P2[0] |                                                      |  |  |  |  |  |
| 21      | Ю        | I      | P2[2] |                                                      |  |  |  |  |  |
| 22      | Ю        | I      | P2[4] |                                                      |  |  |  |  |  |
| 23      | Ю        | I      | P2[6] |                                                      |  |  |  |  |  |
| 24      | Ю        | I      | P0[0] |                                                      |  |  |  |  |  |
| 25      | Ю        | I      | P0[2] |                                                      |  |  |  |  |  |
| 26      | Ю        | I      | P0[4] |                                                      |  |  |  |  |  |
| 27      | Ю        | I      | P0[6] | Analog bypass.                                       |  |  |  |  |  |

Document Number: 001-05356 Rev. \*D Page 10 of 34



Table 4. 32-Pin Part Pinout (QFN [2]) (continued)

| 28 | Power Vdd  |   | Vdd   | Supply voltage.                    |
|----|------------|---|-------|------------------------------------|
| 29 | IO I P0[7] |   | P0[7] |                                    |
| 30 | Ю          | I | P0[5] |                                    |
| 31 | IO I P0[3] |   | P0[3] | Integrating input.                 |
| 32 | Power Vss  |   | Vss   | Ground connection.                 |
| СР | Power Vss  |   | Vss   | Center pad is connected to ground. |

A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive.

# 48-Pin OCD Part Pinout

The 48-Pin QFN part table and pin diagram is for the CY8C20000 On-Chip Debug (OCD) PSoC device. This part is only used for in-circuit debugging. It is NOT available for production.

Figure 8. CY8C20000 OCD PSoC Device



Table 5. 48-Pin OCD Part Pinout (QFN [2])

| Pin No. | Digital | Analog | Name  | Description                     |
|---------|---------|--------|-------|---------------------------------|
| 1       |         |        | NC    | No connection.                  |
| 2       | Ю       | I      | P0[1] |                                 |
| 3       | Ю       | I      | P2[7] |                                 |
| 4       | Ю       | I      | P2[5] |                                 |
| 5       | Ю       | I      | P2[3] |                                 |
| 6       | Ю       | I      | P2[1] |                                 |
| 7       | Ю       | I      | P3[3] |                                 |
| 8       | Ю       | I      | P3[1] |                                 |
| 9       | IOH     | I      | P1[7] | I <sup>2</sup> C SCL, SPI SS.   |
| 10      | IOH     | I      | P1[5] | I <sup>2</sup> C SDA, SPI MISO. |

Document Number: 001-05356 Rev. \*D



Table 5. 48-Pin OCD Part Pinout (QFN [2]) (continued)

| Pin No.     | Digital          | Analog          | Name           | Description                                          |  |  |  |
|-------------|------------------|-----------------|----------------|------------------------------------------------------|--|--|--|
| 11          | Ю                | I               | P0[1]          |                                                      |  |  |  |
| 12          |                  |                 | NC             | No connection.                                       |  |  |  |
| 13          |                  |                 | NC             | No connection.                                       |  |  |  |
| 14          |                  |                 | NC             | No connection.                                       |  |  |  |
| 15          |                  |                 | NC             | No connection.                                       |  |  |  |
| 16          | IOH              | I               | P1[3]          | SPI CLK.                                             |  |  |  |
| 17          | IOH              | I               | P1[1]          | CLK <sup>[1]</sup> , I <sup>2</sup> C SCL, SPI MOSI. |  |  |  |
| 18          | Power            | 1               | Vss            | Ground connection.                                   |  |  |  |
| 19          |                  |                 | CCLK           | OCD CPU clock output.                                |  |  |  |
| 20          |                  |                 | HCLK           | OCD high speed clock output.                         |  |  |  |
| 21          | IOH              | I               | P1[0]          | DATA <sup>[1]</sup> , I <sup>2</sup> C SDA.          |  |  |  |
| 22          | IOH              | I               | P1[2]          |                                                      |  |  |  |
| 23          |                  | •               | NC             | No connection.                                       |  |  |  |
| 24          |                  |                 | NC             | No connection.                                       |  |  |  |
| 25          |                  |                 | NC             | No connection.                                       |  |  |  |
| 26          | IOH              | I               | P1[4]          | Optional external clock input (EXTCLK).              |  |  |  |
| 27          | IOH              | I               | P1[6]          |                                                      |  |  |  |
| 28          | Input            | 1               | XRES           | Active high external reset with internal pull down.  |  |  |  |
| 29          | Ю                | I               | P3[0]          |                                                      |  |  |  |
| 30          | Ю                | I               | P3[2]          |                                                      |  |  |  |
| 31          | Ю                | I               | P2[0]          |                                                      |  |  |  |
| 32          | Ю                | I               | P2[2]          |                                                      |  |  |  |
| 33          | Ю                | I               | P2[4]          |                                                      |  |  |  |
| 34          | Ю                | I               | P2[6]          |                                                      |  |  |  |
| 35          | Ю                | I               | P0[0]          |                                                      |  |  |  |
| 36          | Ю                | I               | P0[2]          |                                                      |  |  |  |
| 37          |                  | -               | NC             | No connection.                                       |  |  |  |
| 38          |                  |                 | NC             | No connection.                                       |  |  |  |
| 39          |                  |                 | NC             | No connection.                                       |  |  |  |
| 40          | Ю                | I               | P0[6]          | Analog bypass.                                       |  |  |  |
| 41          | Power            | -1              | Vdd            | Supply voltage.                                      |  |  |  |
| 42          |                  |                 | OCDO           | OCD odd data output.                                 |  |  |  |
| 43          |                  |                 | OCDE           | OCD even data IO.                                    |  |  |  |
| 44          | Ю                | I               | P0[7]          |                                                      |  |  |  |
| 45          | Ю                | I               | P0[5]          |                                                      |  |  |  |
| 46          | Ю                | I               | P0[3]          | Integrating input.                                   |  |  |  |
| 47          | Power            | •               | Vss            | Ground connection.                                   |  |  |  |
| 48          |                  |                 | NC             | No connection.                                       |  |  |  |
| СР          | Power            |                 | Vss            | Center pad is connected to ground.                   |  |  |  |
| A = Analog, | I = Input, O = 0 | Output, NC = No | Connection H = | 5 mA High Output Drive.                              |  |  |  |



# **Electrical Specifications**

This section presents the DC and AC electrical specifications of the CY8C20234, CY8C20334, CY8C20434, and CY8C20534 PSoC devices. For the latest electrical specifications, check the most recent datasheet by visiting the web at http://www.cypress.com/psoc.

Specifications are valid for -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C and T<sub>J</sub>  $\leq$  100°C as specified, except where mentioned.

Refer to Table 16 on page 19 for the electrical specifications on the internal main oscillator (IMO) using SLIMO mode.

Figure 9. Voltage versus CPU Frequency and IMO Frequency Trim Options





Table 6 lists the units of measure that are used in this section.

Table 6. Units of Measure

| Symbol | Unit of Measure             | Symbol | Unit of Measure               |
|--------|-----------------------------|--------|-------------------------------|
| °C     | degree Celsius              | μW     | microwatts                    |
| dB     | decibels                    | mA     | milliampere                   |
| fF     | femto farad                 | ms     | millisecond                   |
| Hz     | hertz                       | mV     | millivolts                    |
| KB     | 1024 bytes                  | nA     | nanoampere                    |
| Kbit   | 1024 bits                   | ns     | nanosecond                    |
| kHz    | kilohertz                   | nV     | nanovolts                     |
| kΩ     | kilohm                      | W      | ohm                           |
| MHz    | megahertz                   | pA     | picoampere                    |
| MΩ     | megaohm                     | pF     | picofarad                     |
| μΑ     | microampere                 | pp     | peak-to-peak                  |
| μF     | microfarad                  | ppm    | parts per million             |
| μН     | microhenry                  | ps     | picosecond                    |
| μS     | microsecond                 | sps    | samples per second            |
| μV     | microvolts                  | S      | sigma: one standard deviation |
| μVrms  | microvolts root-mean-square | V      | volts                         |

Document Number: 001-05356 Rev. \*D



# **Absolute Maximum Ratings**

Table 7. Absolute Maximum Ratings

| Symbol           | Description                            | Min          | Тур | Max          | Units | Notes                                                                                                                                                                            |
|------------------|----------------------------------------|--------------|-----|--------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>STG</sub> | Storage Temperature                    | -55          | 25  | +100         | °C    | Higher storage temperatures reduces data retention time. Recommended storage temperature is +25°C ±25°C. Extended duration storage temperatures above 65°C degrades reliability. |
| T <sub>A</sub>   | Ambient Temperature with Power Applied | -40          | _   | +85          | °C    |                                                                                                                                                                                  |
| Vdd              | Supply Voltage on Vdd Relative to Vss  | -0.5         | _   | +6.0         | V     |                                                                                                                                                                                  |
| V <sub>IO</sub>  | DC Input Voltage                       | Vss -<br>0.5 | _   | Vdd +<br>0.5 | V     |                                                                                                                                                                                  |
| V <sub>IOZ</sub> | DC Voltage Applied to Tri-state        | Vss -<br>0.5 | _   | Vdd +<br>0.5 | V     |                                                                                                                                                                                  |
| I <sub>MIO</sub> | Maximum Current into any Port Pin      | -25          | _   | +50          | mA    |                                                                                                                                                                                  |
| ESD              | Electro Static Discharge Voltage       | 2000         | -   | _            | V     | Human Body Model ESD.                                                                                                                                                            |
| LU               | Latch up Current                       | _            | _   | 200          | mA    |                                                                                                                                                                                  |

# **Operating Temperature**

Table 8. Operating Temperature

| Symbol         | Description          | Min | Тур | Max  | Units | Notes                                                                                                                                                                  |
|----------------|----------------------|-----|-----|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>A</sub> | Ambient Temperature  | -40 | _   | +85  | °C    |                                                                                                                                                                        |
| T <sub>J</sub> | Junction Temperature | -40 | -   | +100 | °     | The temperature rise from ambient to junction is package specific. See Table 14 on page 17. The user must limit the power consumption to comply with this requirement. |

Document Number: 001-05356 Rev. \*D Page 14 of 34



#### **DC Electrical Characteristics**

#### DC Chip Level Specifications

Table 9 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , 3.0V to 3.6V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 2.4V to 3.0V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at  $25^{\circ}C$ . These are for design guidance only.

Table 9. DC Chip Level Specifications

| Sym-<br>bol       | Description                                                                                                             | Min  | Тур | Max  | Units | Notes                                                                   |
|-------------------|-------------------------------------------------------------------------------------------------------------------------|------|-----|------|-------|-------------------------------------------------------------------------|
| Vdd               | Supply Voltage                                                                                                          | 2.40 | _   | 5.25 | V     | See Table 14 on page 17.                                                |
| I <sub>DD12</sub> | Supply Current, IMO = 12 MHz                                                                                            | _    | 1.5 | 2.5  | mA    | Conditions are Vdd = 3.0V, $T_A = 25^{\circ}$ C, CPU = 12 MHz.          |
| I <sub>DD6</sub>  | Supply Current, IMO = 6 MHz                                                                                             | _    | 1   | 1.5  | mA    | Conditions are Vdd = $3.0V$ , $T_A = 25^{\circ}C$ , CPU = $6$ MHz.      |
| I <sub>SB27</sub> | Sleep (Mode) Current with POR, LVD, Sleep<br>Timer, WDT, and Internal Slow Oscillator<br>Active. Mid Temperature Range. | _    | 2.6 | 4.   | μΑ    | Vdd = 2.55V, $0^{\circ}$ C $\leq$ T <sub>A</sub> $\leq$ $40^{\circ}$ C. |
| I <sub>SB</sub>   | Sleep (Mode) Current with POR, LVD, Sleep Timer, WDT, and Internal Slow Oscillator Active.                              | _    | 2.8 | 5    | μА    | $Vdd = 3.3V, -40^{o}C \le T_{A} \le 85^{o}C.$                           |

# DC General Purpose IO Specifications

Unless otherwise noted, the Table 10 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le TA \le 85^{\circ}C$ , 3.0V to 3.6V and  $-40^{\circ}C \le TA \le 85^{\circ}C$ , or 2.4V to 3.0V and  $-40^{\circ}C \le TA \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at  $25^{\circ}C$ . These are for design guidance only.

Table 10. 5V and 3.3V DC GPIO Specifications

| Symbol           | Description                                                        | Min          | Тур | Max  | Units | Notes                                                                                                                  |
|------------------|--------------------------------------------------------------------|--------------|-----|------|-------|------------------------------------------------------------------------------------------------------------------------|
| R <sub>PU</sub>  | Pull Up Resistor                                                   | 4            | 5.6 | 8    | kΩ    |                                                                                                                        |
| V <sub>OH1</sub> | High Output Voltage<br>Port 0, 2, or 3 Pins                        | Vdd -<br>0.2 | _   | _    | ٧     | IOH $\leq$ 10 $\mu$ A, Vdd $\geq$ 3.0V, maximum of 20 mA source current in all IOs.                                    |
| V <sub>OH2</sub> | High Output Voltage<br>Port 0, 2, or 3 Pins                        | Vdd -<br>0.9 | _   | _    | V     | IOH = 1 mA, Vdd ≥ 3.0V, maximum of 20 mA source current in all IOs.                                                    |
| V <sub>OH3</sub> | High Output Voltage Port 1 Pins with LDO Regulator Disabled        | Vdd -<br>0.2 | _   | _    | V     | IOH < 10 $\mu$ A, Vdd $\geq$ 3.0V, maximum of 10 mA source current in all IOs.                                         |
| V <sub>OH4</sub> | High Output Voltage Port 1 Pins with LDO Regulator Disabled        | Vdd -<br>0.9 | _   | _    | V     | IOH = 5 mA, Vdd ≥ 3.0V, maximum of 20 mA source current in all IOs.                                                    |
| V <sub>OH5</sub> | High Output Voltage<br>Port 1 Pins with 3.0V LDO Regulator Enabled | 2.75         | 3.0 | 3.2  | V     | IOH < 10 $\mu$ A, Vdd $\geq$ 3.1V, maximum of 4 IOs all sourcing 5 mA.                                                 |
| V <sub>OH6</sub> | High Output Voltage Port 1 Pins with 3.0V LDO Regulator Enabled    | 2.2          | _   | _    | V     | IOH = 5 mA, Vdd $\geq$ 3.1V, maximum of 20 mA source current in all IOs.                                               |
| V <sub>OH7</sub> | High Output Voltage<br>Port 1 Pins with 2.4V LDO Regulator Enabled | 2.1          | 2.4 | 2.5  | V     | IOH < 10 $\mu$ A, Vdd $\geq$ 3.0V, maximum of 20 mA source current in all IOs.                                         |
| V <sub>OH8</sub> | High Output Voltage<br>Port 1 Pins with 2.4V LDO Regulator Enabled | 2.0          | _   | _    | V     | IOH < 200 $\mu$ A, Vdd $\geq$ 3.0V, maximum of 20 mA source current in all IOs.                                        |
| V <sub>OH9</sub> | High Output Voltage Port 1 Pins with 1.8V LDO Regulator Enabled    | 1.6          | 1.8 | 1.95 | V     | IOH < 10 μA. $3.0V \le Vdd \le 3.6V.$ $0^{\circ}C \le TA \le 85^{\circ}C.$ Maximum of 20 mA source current in all IOs. |

Document Number: 001-05356 Rev. \*D Page 15 of 34



Table 10. 5V and 3.3V DC GPIO Specifications (continued)

| V <sub>OH10</sub> | High Output Voltage<br>Port 1 Pins with 1.8V LDO Regulator Enabled | 1.5 | _   | _    | V  | $\begin{aligned} & \text{IOH} < 100 \; \mu\text{A}. \\ & 3.0\text{V} \leq \text{Vdd} \leq 3.6\text{V}. \\ & 0^{\text{O}}\text{C} \leq \text{TA} \leq 85^{\text{O}}\text{C}. \\ & \text{Maximum of 20 mA source current in all IOs}. \end{aligned}$ |
|-------------------|--------------------------------------------------------------------|-----|-----|------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>OL</sub>   | Low Output Voltage                                                 | 1   | _   | 0.75 | V  | IOL = 20 mA, Vdd > 3.0V, maximum of 60 mA sink current on even port pins (for example, P0[2] and P1[4]) and 60 mA sink current on odd port pins (for example, P0[3] and P1[5]).                                                                    |
| $V_{IL}$          | Input Low Voltage                                                  | _   | _   | 0.8  | V  | 3.6V ≤ Vdd ≤ 5.25V.                                                                                                                                                                                                                                |
| V <sub>IH</sub>   | Input High Voltage                                                 | 2.0 | _   |      | V  | 3.6V ≤ Vdd ≤ 5.25V.                                                                                                                                                                                                                                |
| V <sub>H</sub>    | Input Hysteresis Voltage                                           | _   | 140 | _    | mV |                                                                                                                                                                                                                                                    |
| I <sub>IL</sub>   | Input Leakage (Absolute Value)                                     | _   | 1   | _    | nA | Gross tested to 1 μA.                                                                                                                                                                                                                              |
| C <sub>IN</sub>   | Capacitive Load on Pins as Input                                   | 0.5 | 1.7 | 5    | pF | Package and pin dependent Temperature = 25°C.                                                                                                                                                                                                      |
| C <sub>OUT</sub>  | Capacitive Load on Pins as Output                                  | 0.5 | 1.7 | 5    | pF | Package and pin dependent Temperature = 25°C.                                                                                                                                                                                                      |

Table 11. 2.7V DC GPIO Specifications

| Symbol            | Description                                                 | Min          | Тур | Max  | Units | Notes                                                                                                                                                                              |
|-------------------|-------------------------------------------------------------|--------------|-----|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>PU</sub>   | Pull Up Resistor                                            | 4            | 5.6 | 8    | kΩ    |                                                                                                                                                                                    |
| V <sub>OH1</sub>  | High Output Voltage Port 1 Pins with LDO Regulator Disabled | Vdd -<br>0.2 | -   | _    | V     | IOH < 10 μA, maximum of 10 mA source current in all IOs.                                                                                                                           |
| V <sub>OH2</sub>  | High Output Voltage Port 1 Pins with LDO Regulator Disabled | Vdd -<br>0.5 | -   | _    | V     | IOH = 2 mA, maximum of 10 mA source current in all IOs.                                                                                                                            |
| V <sub>OL</sub>   | Low Output Voltage                                          | -            | _   | 0.75 | V     | IOL = 10 mA, maximum of 30 mA sink current on even port pins (for example, P0[2] and P1[4]) and 30 mA sink current on odd port pins (for example, P0[3] and P1[5]).                |
| V <sub>OLP1</sub> | Low Output Voltage Port 1 Pins                              | -            | -   | 0.4  | V     | IOL=5 mA Maximum of 50 mA sink current on even port pins (for example, P0[2] and P3[4]) and 50 mA sink current on odd port pins (for example, P0[3] and P2[5]). 2.4V ≤ Vdd < 3.6V. |
| V <sub>IL</sub>   | Input Low Voltage                                           | -            | -   | 0.75 | V     | $2.4V \le Vdd < 3.6V.$                                                                                                                                                             |
| V <sub>IH1</sub>  | Input High Voltage                                          | 1.4          | _   | _    | V     | 2.4V ≤ Vdd < 2.7V.                                                                                                                                                                 |
| $V_{IH2}$         | Input High Voltage                                          | 1.6          | _   | _    | V     | 2.7V ≤ Vdd < 3.6V.                                                                                                                                                                 |
| V <sub>H</sub>    | Input Hysteresis Voltage                                    | _            | 60  | _    | mV    |                                                                                                                                                                                    |
| I <sub>IL</sub>   | Input Leakage (Absolute Value)                              | _            | 1   | _    | nA    | Gross tested to 1 μA.                                                                                                                                                              |
| C <sub>IN</sub>   | Capacitive Load on Pins as Input                            | 0.5          | 1.7 | 5    | pF    | Package and pin dependent Temperature = 25°C.                                                                                                                                      |
| C <sub>OUT</sub>  | Capacitive Load on Pins as Output                           | 0.5          | 1.7 | 5    | pF    | Package and pin dependent Temperature = 25°C.                                                                                                                                      |

Document Number: 001-05356 Rev. \*D Page 16 of 34



#### DC Analog Mux Bus Specifications

Table 12 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 2.4V to 3.0V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C. These are for design guidance only.

Table 12. DC Analog Mux Bus Specifications

| Symbol          | Description                            | Min | Тур | Max        | Units | Notes                                  |
|-----------------|----------------------------------------|-----|-----|------------|-------|----------------------------------------|
| R <sub>SW</sub> | Switch Resistance to Common Analog Bus | _   | -   | 400<br>800 |       | $Vdd \ge 2.7V$ $2.4V \le Vdd \le 2.7V$ |

#### DC Low Power Comparator Specifications

Table 13 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 2.4V to 3.0V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V at 25°C. These are for design guidance only.

Table 13. DC Low Power Comparator Specifications

| Symbol             | Description                                        | Min | Тур | Max     | Units | Notes |
|--------------------|----------------------------------------------------|-----|-----|---------|-------|-------|
| INEL EI O          | Low power comparator (LPC) reference voltage range | 0.2 | _   | Vdd – 1 | V     |       |
| I <sub>SLPC</sub>  | LPC supply current                                 | _   | 10  | 40      | μΑ    |       |
| V <sub>OSLPC</sub> | LPC voltage offset                                 | _   | 2.5 | 30      | mV    |       |

# DC POR and LVD Specifications

Table 14 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 2.4V to 3.0V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C. These are for design guidance only.

Table 14. DC POR and LVD Specifications

| Symbol                                                               | Description                                                                                                                                    | Min                                                    | Тур                                               | Max                                                                                                 | Units                 | Notes                                                                                                 |
|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------|
| V <sub>PPOR0</sub><br>V <sub>PPOR1</sub><br>V <sub>PPOR2</sub>       | Vdd Value for PPOR Trip<br>PORLEV[1:0] = 00b<br>PORLEV[1:0] = 01b<br>PORLEV[1:0] = 10b                                                         | _<br>_<br>_                                            | 2.36<br>2.60<br>2.82                              | 2.40<br>2.65<br>2.95                                                                                | V<br>V<br>V           | Vdd is greater than or equal to 2.5V during startup, reset from the XRES pin, or reset from Watchdog. |
| VLVD0<br>VLVD1<br>VLVD2<br>VLVD3<br>VLVD4<br>VLVD5<br>VLVD6<br>VLVD7 | Vdd Value for LVD Trip VM[2:0] = 000b VM[2:0] = 001b VM[2:0] = 010b VM[2:0] = 011b VM[2:0] = 100b VM[2:0] = 101b VM[2:0] = 101b VM[2:0] = 111b | 2.39<br>2.54<br>2.75<br>2.85<br>2.96<br>-<br>-<br>4.52 | 2.45<br>2.71<br>2.92<br>3.02<br>3.13<br>-<br>4.73 | 2.51 <sup>[3]</sup><br>2.78 <sup>[4]</sup><br>2.99 <sup>[5]</sup><br>3.09<br>3.20<br>-<br>-<br>4.83 | V<br>V<br>V<br>V<br>V |                                                                                                       |

#### Notes

- Always greater than 50 mV above V<sub>PPOR</sub> (PORLEV = 00) for falling supply.
   Always greater than 50 mV above V<sub>PPOR</sub> (PORLEV = 01) for falling supply.
   Always greater than 50 mV above V<sub>PPOR</sub> (PORLEV = 10) for falling supply.



# DC Programming Specifications

Table 15 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq T_A \leq 85^{\circ}C,~3.0V~to~3.6V~and~-40^{\circ}C \leq T_A \leq 85^{\circ}C,~or~2.4V~to~3.0V~and~-40^{\circ}C \leq T_A \leq 85^{\circ}C,~respectively.~Typical~parameters~apply~to~2.4V~to~3.0V~and~2.4V~to~3.0V~and~2.4V~to~3.0V~and~2.4V~to~3.0V~and~2.4V~to~3.0V~and~2.4V~to~3.0V~and~2.4V~to~3.0V~and~2.4V~to~3.0V~and~2.4V~to~3.0V~and~2.4V~to~3.0V~and~2.4V~to~3.0V~and~2.4V~to~3.0V~and~2.4V~to~3.0V~and~2.4V~to~3.0V~and~2.4V~to~3.0V~and~2.4V~to~3.0V~to~3.0V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3.6V~to~3$ 5V, 3.3V, or 2.7V at 25°C. These are for design guidance only.

Table 15. DC Programming Specifications

| Symbol                | Description                                                                     | Min           | Тур | Max        | Units | Notes                                |
|-----------------------|---------------------------------------------------------------------------------|---------------|-----|------------|-------|--------------------------------------|
| Vdd <sub>IWRITE</sub> | Supply Voltage for Flash Write Operations                                       | 2.70          | _   | _          | V     |                                      |
| I <sub>DDP</sub>      | Supply Current During Programming or Verify                                     | _             | 5   | 25         | mA    |                                      |
| V <sub>ILP</sub>      | Input Low Voltage During Programming or Verify                                  | _             | _   | 0.8        | V     |                                      |
| V <sub>IHP</sub>      | Input High Voltage During Programming or Verify                                 | 2.2           | _   | _          | V     |                                      |
| I <sub>ILP</sub>      | Input Current when Applying Vilp to P1[0] or P1[1] During Programming or Verify | _             | _   | 0.2        | mA    | Driving internal pull down resistor. |
| I <sub>IHP</sub>      | Input Current when Applying Vihp to P1[0] or P1[1] During Programming or Verify | _             | _   | 1.5        | mA    | Driving internal pull down resistor. |
| V <sub>OLV</sub>      | Output Low Voltage During Programming or Verify                                 | _             | _   | Vss + 0.75 | V     |                                      |
| V <sub>OHV</sub>      | Output High Voltage During Programming or Verify                                | Vdd<br>-1.0   | _   | Vdd        | V     |                                      |
| Flash <sub>ENPB</sub> | Flash Endurance (per block)                                                     | 50,000        | _   | _          | _     | Erase/write cycles per block.        |
| Flash <sub>ENT</sub>  | Flash Endurance (total) <sup>[6]</sup>                                          | 1,800,0<br>00 | _   | _          | _     | Erase/write cycles.                  |
| Flash <sub>DR</sub>   | Flash Data Retention                                                            | 10            | _   | _          | Years |                                      |

Document Number: 001-05356 Rev. \*D Page 18 of 34

<sup>6.</sup> A maximum of 36 x 50,000 block endurance cycles is allowed. This is balanced between operations on 36x1 blocks of 50,000 maximum cycles each, 36x2 blocks of 25,000 maximum cycles each, or 36x4 blocks of 12,500 maximum cycles each (to limit the total number of cycles to 36x50,000 and that no single block ever sees more than 50,000 cycles).



#### **AC Electrical Characteristics**

# AC Chip Level Specifications

Table 16, Table 17, and Table 18 list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , 3.0V to 3.6V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 2.4V to 3.0V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$  respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at  $25^{\circ}C$ . These are for design guidance only.

Table 16. 5V and 3.3V AC Chip-Level Specifications

| Symbol             | Description                                                                           | Min  | Тур | Max  | Units | Notes                                                                                  |
|--------------------|---------------------------------------------------------------------------------------|------|-----|------|-------|----------------------------------------------------------------------------------------|
| F <sub>CPU1</sub>  | CPU Frequency (3.3V Nominal)                                                          | 0.75 | _   | 12.6 | MHz   | 12 MHz only for SLIMO Mode = 0.                                                        |
| F <sub>32K1</sub>  | Internal Low Speed Oscillator Frequency                                               | 15   | 32  | 64   | kHz   |                                                                                        |
| F <sub>IMO12</sub> | Internal Main Oscillator Stability for 12 MHz (Commercial Temperature) <sup>[7]</sup> | 11.4 | 12  | 12.6 | MHz   | Trimmed for 3.3V operation using factory trim values. See Figure 2-1b, SLIMO Mode = 0. |
| F <sub>IMO6</sub>  | Internal Main Oscillator Stability for 6 MHz (Commercial Temperature)                 | 5.70 | 6.0 | 6.30 | MHz   | Trimmed for 3.3V operation using factory trim values. See Figure 2-1b, SLIMO Mode = 1. |
| DC <sub>IMO</sub>  | Duty Cycle of IMO                                                                     | 40   | 50  | 60   | %     |                                                                                        |
| T <sub>RAMP</sub>  | Supply Ramp Time                                                                      | 0    | _   | _    | μS    |                                                                                        |
| T <sub>XRST</sub>  | External Reset Pulse Width                                                            | 10   | _   | _    | μS    |                                                                                        |

Table 17. 2.7V AC Chip Level Specifications

| Symbol             | Description                                                                           | Min  | Тур | Max  | Units | Notes                                                                                  |
|--------------------|---------------------------------------------------------------------------------------|------|-----|------|-------|----------------------------------------------------------------------------------------|
| F <sub>CPU1</sub>  | CPU Frequency (2.7V Nominal)                                                          | 0.75 | Ī-  | 3.25 | MHz   |                                                                                        |
| F <sub>32K1</sub>  | Internal Low Speed Oscillator Frequency                                               | 8    | 32  | 96   | kHz   |                                                                                        |
| F <sub>IMO12</sub> | Internal Main Oscillator Stability for 12 MHz (Commercial Temperature) <sup>[7]</sup> | 11.0 | 12  | 12.9 | MHz   | Trimmed for 2.7V operation using factory trim values. See Figure 2-1b, SLIMO Mode = 0. |
| F <sub>IMO6</sub>  | Internal Main Oscillator Stability for 6 MHz (Commercial Temperature)                 | 5.60 | 6.0 | 6.40 | MHz   | Trimmed for 2.7V operation using factory trim values. See Figure 2-1b, SLIMO Mode = 1. |
| DC <sub>IMO</sub>  | Duty Cycle of IMO                                                                     | 40   | 50  | 60   | %     |                                                                                        |
| T <sub>RAMP</sub>  | Supply Ramp Time                                                                      | 0    | _   | _    | μS    |                                                                                        |
| T <sub>XRST</sub>  | External Reset Pulse Width                                                            | 10   | _   | _    | μS    |                                                                                        |

Table 18. 2.7V AC Chip Level Specifications

| Symbol            | Description                                                                           | Min  | Тур | Max  | Units | Notes                                                                                  |
|-------------------|---------------------------------------------------------------------------------------|------|-----|------|-------|----------------------------------------------------------------------------------------|
| F <sub>CPU1</sub> | CPU Frequency (2.7V Minimum)                                                          | 0.75 | _   | 6.3  | MHz   |                                                                                        |
| F <sub>32K1</sub> | Internal Low Speed Oscillator Frequency                                               | 8    | 32  | 96   | kHz   |                                                                                        |
|                   | Internal Main Oscillator Stability for 12 MHz (Commercial Temperature) <sup>[7]</sup> | 11.0 | 12  | 12.9 |       | Trimmed for 2.7V operation using factory trim values. See Figure 2-1b, SLIMO Mode = 0. |

Note

7. 0 to 70 °C ambient, Vdd = 3.3 V.



Table 18. 2.7V AC Chip Level Specifications (continued)

| Symbol            | Description                                                           | Min  | Тур | Max  | Units | Notes                                                                                  |
|-------------------|-----------------------------------------------------------------------|------|-----|------|-------|----------------------------------------------------------------------------------------|
| F <sub>IMO6</sub> | Internal Main Oscillator Stability for 6 MHz (Commercial Temperature) | 5.60 | 6.0 | 6.40 | MHz   | Trimmed for 2.7V operation using factory trim values. See Figure 2-1b, SLIMO Mode = 1. |
| DC <sub>IMO</sub> | Duty Cycle of IMO                                                     | 40   | 50  | 60   | %     |                                                                                        |
| T <sub>RAMP</sub> | Supply Ramp Time                                                      | 0    | _   | _    | μS    |                                                                                        |
| T <sub>XRST</sub> | External Reset Pulse Width                                            | 10   | _   | _    | μS    |                                                                                        |

#### AC General Purpose IO Specifications

Table 19 and Table 20 list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_{A} \le 85^{\circ}C$ , 3.0V to 3.6V and  $-40^{\circ}C \le T_{A} \le 85^{\circ}C$ , or 2.4V to 3.0V and  $-40^{\circ}C \le T_{A} \le 85^{\circ}C$  respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at  $25^{\circ}C$ . These are for design guidance only.

Table 19. 5V and 3.3V AC GPIO Specifications

| Symbol            | Description                                            | Min | Тур | Max | Units | Notes                                           |
|-------------------|--------------------------------------------------------|-----|-----|-----|-------|-------------------------------------------------|
| F <sub>GPIO</sub> | GPIO Operating Frequency                               | 0   | _   | 6   | MHz   | Normal Strong Mode, Port 1.                     |
| TRise023          | Rise Time, Strong Mode, Cload = 50 pF<br>Ports 0, 2, 3 | 15  | _   | 80  | ns    | Vdd = 3.0 to 3.6V and 4.75V to 5.25V, 10% - 90% |
| TRise1            | Rise Time, Strong Mode, Cload = 50 pF<br>Port 1        | 10  | _   | 50  | ns    | Vdd = 3.0 to 3.6V, 10% - 90%                    |
| TFall             | Fall Time, Strong Mode, Cload = 50 pF<br>All Ports     | 10  | _   | 50  | ns    | Vdd = 3.0 to 3.6V and 4.75V to 5.25V, 10% - 90% |

Table 20. 2.7V AC GPIO Specifications

| Symbol            | Description                                            | Min | Тур | Max | Units | Notes                        |
|-------------------|--------------------------------------------------------|-----|-----|-----|-------|------------------------------|
| F <sub>GPIO</sub> | GPIO Operating Frequency                               | 0   | _   | 1.5 | MHz   | Normal Strong Mode, Port 1.  |
| TRise023          | Rise Time, Strong Mode, Cload = 50 pF<br>Ports 0, 2, 3 | 15  | _   | 100 | ns    | Vdd = 2.4 to 3.0V, 10% - 90% |
| TRise1            | Rise Time, Strong Mode, Cload = 50 pF<br>Port 1        | 10  | _   | 70  | ns    | Vdd = 2.4 to 3.0V, 10% - 90% |
| TFall             | Fall Time, Strong Mode, Cload = 50 pF<br>All Ports     | 10  | _   | 70  | ns    | Vdd = 2.4 to 3.0V, 10% - 90% |

Figure 10. GPIO Timing Diagram



Document Number: 001-05356 Rev. \*D Page 20 of 34



#### AC Comparator Amplifier Specifications

Table 21 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , 3.0V to 3.6V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 2.4V to 3.0V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at  $25^{\circ}C$ . These are for design guidance only.

Table 21. AC Operational Amplifier Specifications

| Symbol            | Description                               | Min | Тур | Max | Units | Notes              |
|-------------------|-------------------------------------------|-----|-----|-----|-------|--------------------|
| T <sub>COMP</sub> | Comparator Response Time, 50 mV Overdrive |     |     | 100 | ns    | $Vdd \ge 3.0V.$    |
|                   |                                           |     |     | 200 | ns    | 2.4V < Vcc < 3.0V. |

#### AC Analog Mux Bus Specifications

Table 22 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 2.4V to 3.0V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C. These are for design guidance only.

Table 22. AC Analog Mux Bus Specifications

| Symbol   | Description | Min | Тур | Max  | Units | Notes |
|----------|-------------|-----|-----|------|-------|-------|
| $F_{SW}$ | Switch Rate | _   | _   | 3.17 | MHz   |       |

#### AC Low Power Comparator Specifications

Table 23 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , 3.0V to 3.6V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 2.4V to 3.0V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V at  $25^{\circ}C$ . These are for design guidance only.

Table 23. AC Low Power Comparator Specifications

| Notes                                                           |
|-----------------------------------------------------------------|
| mV overdrive comparator erence set within V <sub>REFLPC</sub> . |
| -                                                               |

## AC External Clock Specifications

Table 24, Table 25, Table 26, and Table 27 list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 2.4V to 3.0V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C. These are for design guidance only.

Table 24. 5V AC External Clock Specifications

| Symbol              | Description            | Min   | Тур | Max  | Units | Notes |
|---------------------|------------------------|-------|-----|------|-------|-------|
| F <sub>OSCEXT</sub> | Frequency              | 0.750 | _   | 12.6 | MHz   |       |
| -                   | High Period            | 38    | _   | 5300 | ns    |       |
| _                   | Low Period             | 38    | _   | _    | ns    |       |
| _                   | Power Up IMO to Switch | 150   | _   | _    | μS    |       |

Document Number: 001-05356 Rev. \*D Page 21 of 34



# Table 25. 3.3V AC External Clock Specifications

| Symbol              | Description                            | Min   | Тур | Max  | Units | Notes                                                                                                                                                              |
|---------------------|----------------------------------------|-------|-----|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F <sub>OSCEXT</sub> | Frequency with CPU Clock divide by 1   | 0.750 | _   | 12.6 | MHz   | Maximum CPU frequency is 12 MHz at 3.3V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle requirements. |
| _                   | High Period with CPU Clock divide by 1 | 41.7  | _   | 5300 | ns    |                                                                                                                                                                    |
| _                   | Low Period with CPU Clock divide by 1  | 41.7  | _   | _    | ns    |                                                                                                                                                                    |
| _                   | Power Up IMO to Switch                 | 150   | _   | _    | μS    |                                                                                                                                                                    |

# Table 26. 2.7V (Nominal) AC External Clock Specifications

| Symbol              | Description                                     | Min   | Тур | Max  | Units | Notes                                                                                                                                                                                                         |
|---------------------|-------------------------------------------------|-------|-----|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F <sub>OSCEXT</sub> | Frequency with CPU Clock divide by 1            | 0.750 | -   | 3.08 | MHz   | Maximum CPU frequency is 3 MHz at 2.7V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle requirements.                                             |
| F <sub>OSCEXT</sub> | Frequency with CPU Clock divide by 2 or greater | 0.15  | -   | 6.35 | MHz   | If the frequency of the external clock is greater than 3 MHz, the CPU clock divider is set to 2 or greater. In this case, the CPU clock divider ensures that the fifty percent duty cycle requirement is met. |
| _                   | High Period with CPU Clock divide by 1          | 160   | _   | 5300 | ns    |                                                                                                                                                                                                               |
| _                   | Low Period with CPU Clock divide by 1           | 160   | _   | _    | ns    |                                                                                                                                                                                                               |
| _                   | Power Up IMO to Switch                          | 150   | _   | _    | μS    |                                                                                                                                                                                                               |

Table 27. 2.7V (Minimum) AC External Clock Specifications

| Symbol              | Description                                     | Min   | Тур | Max  | Units | Notes                                                                                                                                                                                                         |
|---------------------|-------------------------------------------------|-------|-----|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F <sub>OSCEXT</sub> | Frequency with CPU Clock divide by 1            | 0.750 | -   | 6.3  | MHz   | Maximum CPU frequency is 6 MHz at 2.7V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle requirements.                                             |
| F <sub>OSCEXT</sub> | Frequency with CPU Clock divide by 2 or greater | 0.15  | _   | 12.6 | MHz   | If the frequency of the external clock is greater than 6 MHz, the CPU clock divider is set to 2 or greater. In this case, the CPU clock divider ensures that the fifty percent duty cycle requirement is met. |
| _                   | High Period with CPU Clock divide by 1          | 160   | _   | 5300 | ns    |                                                                                                                                                                                                               |
| _                   | Low Period with CPU Clock divide by 1           | 160   | _   | _    | ns    |                                                                                                                                                                                                               |
| _                   | Power Up IMO to Switch                          | 150   | _   | _    | μS    |                                                                                                                                                                                                               |

Document Number: 001-05356 Rev. \*D Page 22 of 34



# AC Programming Specifications

Table 28 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , 3.0V to 3.6V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 2.4V to 3.0V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$  respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at  $25^{\circ}C$ . These are for design guidance only.

Table 28. AC Programming Specifications

| Symbol              | Description                              | Min | Тур | Max | Units | Notes                   |
|---------------------|------------------------------------------|-----|-----|-----|-------|-------------------------|
| T <sub>RSCLK</sub>  | Rise Time of SCLK                        | 1   | _   | 20  | ns    |                         |
| T <sub>FSCLK</sub>  | Fall Time of SCLK                        | 1   | _   | 20  | ns    |                         |
| T <sub>SSCLK</sub>  | Data Set up Time to Falling Edge of SCLK | 40  | _   | _   | ns    |                         |
| T <sub>HSCLK</sub>  | Data Hold Time from Falling Edge of SCLK | 40  | _   | _   | ns    |                         |
| F <sub>SCLK</sub>   | Frequency of SCLK                        | 0   | _   | 8   | MHz   |                         |
| T <sub>ERASEB</sub> | Flash Erase Time (Block)                 | _   | 15  | _   | ms    |                         |
| T <sub>WRITE</sub>  | Flash Block Write Time                   | _   | 30  | _   | ms    |                         |
| T <sub>DSCLK</sub>  | Data Out Delay from Falling Edge of SCLK | _   | _   | 45  | ns    | 3.6 < Vdd               |
| T <sub>DSCLK3</sub> | Data Out Delay from Falling Edge of SCLK | _   | _   | 50  | ns    | $3.0 \le Vdd \le 3.6$   |
| T <sub>DSCLK2</sub> | Data Out Delay from Falling Edge of SCLK | _   | _   | 70  | ns    | $2.4 \leq Vdd \leq 3.0$ |

#### AC SPI Specifications

Table 29 and Table 30 list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_{A} \le 85^{\circ}C$ , 3.0V to 3.6V and  $-40^{\circ}C \le T_{A} \le 85^{\circ}C$ , or 2.4V to 3.0V and  $-40^{\circ}C \le T_{A} \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at  $25^{\circ}C$ . These are for design guidance only.

Table 29. 5V and 3.3V AC SPI Specifications

| Symbol            | Description                                     | Min | Тур | Max  | Units | Notes                                              |
|-------------------|-------------------------------------------------|-----|-----|------|-------|----------------------------------------------------|
| F <sub>SPIM</sub> | Maximum Input Clock Frequency Selection, Master | _   | _   | 6.3  | MHz   | Output clock frequency is half of input clock rate |
| F <sub>SPIS</sub> | Maximum Input Clock Frequency Selection, Slave  | _   | _   | 2.05 | MHz   |                                                    |
| T <sub>SS</sub>   | Width of SS_ Negated Between Transmissions      | 50  | _   | _    | ns    |                                                    |

Table 30. 2.7V AC SPI Specifications

| Symbol            | Description                                     | Min | Тур | Max   | Units | Notes                                              |
|-------------------|-------------------------------------------------|-----|-----|-------|-------|----------------------------------------------------|
| F <sub>SPIM</sub> | Maximum Input Clock Frequency Selection, Master | _   | _   | 3.15  | MHz   | Output clock frequency is half of input clock rate |
| F <sub>SPIS</sub> | Maximum Input Clock Frequency Selection, Slave  | _   | _   | 1.025 | MHz   |                                                    |
| T <sub>SS</sub>   | Width of SS_ Negated Between Transmissions      | 50  | _   | _     | ns    |                                                    |

Document Number: 001-05356 Rev. \*D Page 23 of 34



# AC I<sup>2</sup>C Specifications

Table 31 and Table 32 list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}\text{C} \le \text{T}_{A} \le 85^{\circ}\text{C}$ , 3.0V to 3.6V and  $-40^{\circ}\text{C} \le \text{T}_{A} \le 85^{\circ}\text{C}$ , or 2.4V to 3.0V and  $-40^{\circ}\text{C} \le \text{T}_{A} \le 85^{\circ}\text{C}$  respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C. These are for design guidance only.

Table 31. AC Characteristics of the  $I^2C$  SDA and SCL Pins for Vdd  $\geq 3.0V$ 

| Symbol                              | Description                                                                                 | Standard Mode |     | Fast               | Mode | Units | Notes |
|-------------------------------------|---------------------------------------------------------------------------------------------|---------------|-----|--------------------|------|-------|-------|
| •                                   | Description                                                                                 | Min           | Max | Min                | Max  | Units | Notes |
| F <sub>SCL</sub> I <sup>2</sup> C   | SCL Clock Frequency                                                                         | 0             | 100 | 0                  | 400  | kHz   |       |
| T <sub>HDSTA</sub> I <sup>2</sup> C | Hold Time (repeated) START Condition. After this period, the first clock pulse is generated | 4.0           | _   | 0.6                | _    | μS    |       |
| T <sub>LOW</sub> I <sup>2</sup> C   | LOW Period of the SCL Clock                                                                 | 4.7           | _   | 1.3                | _    | μS    |       |
| T <sub>HIGH</sub> I <sup>2</sup> C  | HIGH Period of the SCL Clock                                                                | 4.0           | _   | 0.6                | _    | μS    |       |
| T <sub>SUSTA</sub> I <sup>2</sup> C | Setup Time for a Repeated START Condition                                                   | 4.7           | _   | 0.6                | _    | μS    |       |
| T <sub>HDDAT</sub> I <sup>2</sup> C | Data Hold Time                                                                              | 0             | _   | 0                  | _    | μS    |       |
| T <sub>SUDAT</sub> I <sup>2</sup> C | Data Setup Time                                                                             | 250           | _   | 100 <sup>[8]</sup> | _    | ns    |       |
| T <sub>SUSTO</sub> I <sup>2</sup> C | Setup Time for STOP Condition                                                               | 4.0           | _   | 0.6                | _    | μS    |       |
| T <sub>BUF</sub> I <sup>2</sup> C   | Bus Free Time Between a STOP and START Condition                                            | 4.7           | _   | 1.3                | _    | μS    |       |
| T <sub>SP</sub> I <sup>2</sup> C    | Pulse Width of spikes are suppressed by the input filter                                    | _             | _   | 0                  | 50   | ns    |       |

Document Number: 001-05356 Rev. \*D Page 24 of 34

Note

8. A Fast Mode I<sup>2</sup>C bus device is used in a Standard Mode I<sup>2</sup>C bus system but the requirement tSU; DAT Š 250 ns is met. This automatically is the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line trmax + tSU; DAT = 1000 + 250 = 1250 ns (according to the Standard Mode I<sup>2</sup>C bus specification) before the SCL line is released.



Table 32. 2.7V AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins (Fast Mode not Supported)

| Symbol                              | Description                                               | Standard Mode |     | Fast Mode |     | Units | Notes |
|-------------------------------------|-----------------------------------------------------------|---------------|-----|-----------|-----|-------|-------|
| Symbol                              | Description                                               |               | Max | Min       | Max | Units | Notes |
| F <sub>SCL</sub> I <sup>2</sup> C   | SCL Clock Frequency.                                      | 0             | 100 | _         | _   | kHz   |       |
| T <sub>HDSTA</sub> I <sup>2</sup> C |                                                           |               | _   | _         | _   | μS    |       |
| T <sub>LOW</sub> I <sup>2</sup> C   | LOW Period of the SCL Clock.                              | 4.7           | _   | _         | _   | μS    |       |
| T <sub>HIGH</sub> I <sup>2</sup> C  | HIGH Period of the SCL Clock                              | 4.0           | _   | _         | _   | μS    |       |
| T <sub>SUSTA</sub> I <sup>2</sup> C | Setup Time for a Repeated START Condition.                | 4.7           | _   | _         | _   | μS    |       |
| T <sub>HDDAT</sub> I <sup>2</sup> C | Data Hold Time.                                           | 0             | _   | _         | _   | μS    |       |
| T <sub>SUDAT</sub> I <sup>2</sup> C | Data Setup Time.                                          | 250           | _   | _         | _   | ns    |       |
| T <sub>SUSTO</sub> I <sup>2</sup> C | Setup Time for STOP Condition.                            | 4.0           | _   | _         | _   | μS    |       |
| T <sub>BUF</sub> I <sup>2</sup> C   | Bus Free Time Between a STOP and START Condition.         | 4.7           | _   | _         | _   | μS    |       |
| T <sub>SP</sub> I <sup>2</sup> C    | Pulse Width of spikes are suppressed by the input filter. |               | _   | _         | _   | ns    |       |

Figure 11. Definition for Timing for Fast/Standard Mode on the I2C Bus





# **Packaging Dimensions**

This section illustrates the packaging specifications for the CY8C20234, CY8C20334, CY8C20434, and CY8C20534 PSoC devices along with the thermal impedances for each package.

It is important to note that emulation tools require a larger area on the target PCB than the chip's footprint. For a detailed description of the emulation tools' dimensions, refer to the document titled *PSoC Emulator Pod Dimensions* at <a href="http://www.cypress.com/design/MR10161">http://www.cypress.com/design/MR10161</a>.

Figure 12. 16-Pin (3x3 mm x 0.6 MAX) QFN

DIMENSIONS IN mm MIN.







TOP VIEW

SIDE VIEW

**BOTTOM VIEW** 

| PART NO. | DESCRIPTION |
|----------|-------------|
| LG16A    | LEAD-FREE   |
| LD16A    | STANDARD    |

JEDEC # MO-220 Package Weight: 0.014g

001-09116 \*C



Figure 13. 24-Pin (4x4 x 0.6 mm) QFN



#### NOTES:

- 1. HATCH IS SOLDERABLE EXPOSED METAL.
- 2. REFERENCE JEDEC # MO-220
- 3. UNIT PACKAGE WEIGHT: 0.024 grams
- 4. ALL DIMENSIONS ARE IN MM [MAX/MIN]
- 5. PACKAGE CODE

| PART NO. | DESCRIPTION |
|----------|-------------|
| LQ24A    | LEAD- FREE  |
| LR24A    | STANDARD    |

Figure 14. 28-Lead (210-Mil) SSOP

134 MI PIN 1 in.

7.50
8.10

DIMENSIONS IN MILLIMETERS MIN.
MAX.

SEATING PLANE

28

GAUGE PLANE

2.00
MAX.

GAUGE PLANE

2.00
MAX.

1.25 REF-

0.55 0.95

51-85079 \*C

Document Number: 001-05356 Rev. \*D

□ 0.10

001-13937 \*A



Figure 15. 32-Pin (5x5 mm 0.60 MAX) QFN



-PACKAGE CODE

| T MOTOR OODL |             |  |  |  |  |  |
|--------------|-------------|--|--|--|--|--|
| PART NO.     | DESCRIPTION |  |  |  |  |  |
| LJ32B        | STANDARD    |  |  |  |  |  |
| LK32B        | PR-FRFF     |  |  |  |  |  |

DIMENSIONS IN mm MIN. MAX.

UNIT PACKAGE WEIGHT: 0.0354 Grams

Document Number: 001-05356 Rev. \*D





Figure 16. 48-Pin (7x7 mm) QFN

#### NOTES:

- 1. M HATCH AREA IS SOLDERABLE EXPOSED METAL.
- 2. REFERENCE JEDEC#: MO-220
- 3. PACKAGE WEIGHT: 0.13g
- 4. ALL DIMENSIONS ARE IN MM [MIN/MAX]
- 5. PACKAGE CODE

| PART# | DESCRIPTION |
|-------|-------------|
| LF48A | STANDARD    |
| LY48A | LEAD FREE   |

For information on the preferred dimensions for mounting the QFN packages, see the following Application Note at  $\frac{\text{http://www.amkor.com/products/notes\_papers/MLFAppNote.pdf.} }{\text{http://www.amkor.com/products/notes\_papers/MLFAppNote.pdf.} }$ 

It is important to note that pinned vias for thermal conduction are not required for the low power 24-, 32-, and 48-pin QFN PSoC devices.

Document Number: 001-05356 Rev. \*D

001-12919 \*A



# Thermal Impedances

Table 33. Thermal Impedances Per Package

| Package                 | Typical θ <sub>JA</sub> <sup>[9]</sup> |
|-------------------------|----------------------------------------|
| 16 QFN                  | 46 °C/W                                |
| 24 QFN <sup>[10]</sup>  | 25 °C/W                                |
| 28 SSOP <sup>[10]</sup> | 96 °C/W                                |
| 32 QFN <sup>[10]</sup>  | 27 °C/W                                |
| 48 QFN <sup>[10]</sup>  | 28 °C/W                                |

# Solder Reflow Peak Temperature

Table 34 illustrates the minimum solder reflow peak temperature to achieve good solderability.

Table 34. Solder Reflow Peak Temperature

| Package | Minimum Peak<br>Temperature [11] | Maximum Peak<br>Temperature |
|---------|----------------------------------|-----------------------------|
| 16 QFN  | 240°C                            | 260°C                       |
| 24 QFN  | 240°C                            | 260°C                       |
| 28 SSOP | 240°C                            | 260°C                       |
| 32 QFN  | 240°C                            | 260°C                       |
| 48 QFN  | 240°C                            | 260°C                       |

# **Development Tool Selection**

# Software

### PSoC Designer™

At the core of the PSoC development software suite is PSoC Designer. This is used by thousands of PSoC developers. This robust software is facilitating PSoC designs for half a decade. available free of **PSoC** Designer is charge http://www.cypress.com under DESIGN RESOURCES >> Software and Drivers.

#### PSoC Express™

As the latest addition to the PSoC development software suite, PSoC Express is the first visual embedded system design tool that enables a user to create an entire PSoC project and generate a schematic, BOM, and datasheet without writing a single line of code. Users work directly with application objects such as LEDs, switches, sensors, and fans. PSoC Express is available free of charge at http://www.cypress.com/psocexpress.

#### PSoC Programmer

PSoC Programmer is flexible enough and is used on the bench in development and also suitable for factory programming. PSoC Programmer works either as a standalone programming application or operates directly from PSoC Designer or PSoC Express. PSoC Programmer software is compatible with both PSoC ICE Cube In-Circuit Emulator and PSoC MiniProg. PSoC available charge programmer is free of http://www.cypress.com/psocprogrammer.

#### CY3202-C iMAGEcraft C Compiler

CY3202 is the optional upgrade to PSoC Designer that enables the iMAGEcraft C compiler. It is available at the Cypress Online Store. At http://www.cypress.com, click the Online Store shopping cart icon at the bottom of the web page and click PSoC (Programmable System-on-Chip) to view a current list of available items.

# **Development Kits**

All development kits are sold at the Cypress Online Store.

#### CY3215-DK Basic Development Kit

The CY3215-DK is for prototyping and development with PSoC Designer. This kit supports in-circuit emulation and the software interface enables users to run, halt, and single step the processor and view the content of specific memory locations. PSoC Designer supports the advance emulation features also. The kit includes:

- PSoC Designer Software CD
- ICE-Cube In-Circuit Emulator
- ICE Flex-Pod for CY8C29x66 Family
- Cat-5 Adapter
- Mini-Eval Programming Board
- 110 ~ 240V Power Supply, Euro-Plug Adapter
- iMAGEcraft C Compiler (Registration Required)
- ISSP Cable
- USB 2.0 Cable and Blue Cat-5 Cable
- 2 CY8C29466-24PXI 28-PDIP Chip Samples

#### Notes

- T<sub>J</sub> = T<sub>A</sub> + Power x θ<sub>JA</sub>.
   To achieve the thermal impedance specified for the \*\* package, the center thermal pad is soldered to the PCB ground plane.
- 11. Higher temperatures is required based on the solder melting point. Typical temperatures for solder are 220 ± 5oC with Sn-Pb or 245 ± 5oC with Sn-Ag-Cu paste. Refer to the solder manufacturer specifications.

Page 30 of 34



### CY3210-ExpressDK PSoC Express Development Kit

The CY3210-ExpressDK is for advanced prototyping and development with PSoC Express (used with ICE-Cube In-Circuit Emulator). It provides access to I<sup>2</sup>C buses, voltage reference, switches, upgradeable modules, and more. The kit includes:

- PSoC Express Software CD
- Express Development Board
- Four Fan Modules
- Two Proto Modules
- MiniProg In-System Serial Programmer
- MiniEval PCB Evaluation Board
- Jumper Wire Kit
- USB 2.0 Cable
- Serial Cable (DB9)
- 110 ~ 240V Power Supply, Euro-Plug Adapter
- 2 CY8C24423A-24PXI 28-PDIP Chip Samples
- 2 CY8C27443-24PXI 28-PDIP Chip Samples
- 2 CY8C29466-24PXI 28-PDIP Chip Samples

#### **Evaluation Tools**

All evaluation tools are sold at the Cypress Online Store.

# CY3210-MiniProg1

The CY3210-MiniProg1 kit enables the user to program PSoC devices via the MiniProg1 programming unit. The MiniProg is a small, compact prototyping programmer that connects to the PC via a provided USB 2.0 cable. The kit includes:

- MiniProg Programming Unit
- MiniEval Socket Programming and Evaluation Board
- 28-Pin CY8C29466-24PXI PDIP PSoC Device Sample
- 28-Pin CY8C27443-24PXI PDIP PSoC Device Sample
- PSoC Designer Software CD
- Getting Started Guide
- USB 2.0 Cable

#### CY3210-PSoCEval1

The CY3210-PSoCEval1 kit features an evaluation board and the MiniProg1 programming unit. The evaluation board includes an LCD module, potentiometer, LEDs, and plenty of breadboarding space to meet all of your evaluation needs. The kit includes:

- Evaluation Board with LCD Module
- MiniProg Programming Unit
- 28-Pin CY8C29466-24PXI PDIP PSoC Device Sample (2)
- PSoC Designer Software CD
- Getting Started Guide
- USB 2.0 Cable

#### CY3214-PSoCEvalUSB

The CY3214-PSoCEvalUSB evaluation kit features a development board for the CY8C24794-24LFXI PSoC device. Special features of the board include both USB and capacitive sensing development and debugging support. This evaluation board also includes an LCD module, potentiometer, LEDs, an enunciator and plenty of bread boarding space to meet all of your evaluation needs. The kit includes:

- PSoCEvalUSB Board
- LCD Module
- MIniProg Programming Unit
- Mini USB Cable
- PSoC Designer and Example Projects CD
- Getting Started Guide
- Wire Pack

### **Device Programmers**

All device programmers are purchased from the Cypress Online Store.

#### CY3216 Modular Programmer

The CY3216 Modular Programmer kit features a modular programmer and the MiniProg1 programming unit. The modular programmer includes three programming module cards and supports multiple Cypress products. The kit includes:

- Modular Programmer Base
- 3 Programming Module Cards
- MiniProg Programming Unit
- PSoC Designer Software CD
- Getting Started Guide
- USB 2.0 Cable



#### CY3207ISSP In-System Serial Programmer (ISSP)

The CY3207ISSP is a production programmer. It includes protection circuitry and an industrial case that is more robust than the MiniProg in a production programming environment. Note that CY3207ISSP needs special software and is not compatible with PSoC Programmer. The kit includes:

- CY3207 Programmer Unit
- PSoC ISSP Software CD
- 110 ~ 240V Power Supply, Euro-Plug Adapter
- USB 2.0 Cable

# Accessories (Emulation and Programming)

Table 35. Emulation and Programming Accessories

| Part Number      | Pin<br>Package | Flex-Pod Kit [12] | Foot Kit [13]    | Prototyping<br>Module | Adapter [14]    |
|------------------|----------------|-------------------|------------------|-----------------------|-----------------|
| CY8C20234-12LKXI | 16 SOIC        | -                 | CY3250-16QFN-FK  | CY3210-0X34           | -               |
| CY8C20334-12LQXI | 24 QFN         | CY3250-20334QFN   | CY3250-24QFN-FK  | CY3210-0X34           | AS-24-28-01ML-6 |
| CY8C20534-12PVXI | 28 SSOP        | -                 | CY3250-28SSOP-FK | CY3210-0X34           | -               |
| CY8C20434-12LKXI | 32 QFN         | CY3250-20434QFN   | CY3250-32QFN-FK  | CY3210-0X34           | AS-32-28-03ML-6 |

#### Third Party Tools

Several tools are specially designed by the following third party vendors to accompany PSoC devices during development and production. Specific details of each of these tools are found at <a href="http://www.cypress.com">http://www.cypress.com</a> under DESIGN RESOURCES >> Evaluation Boards.

#### Build a PSoC Emulator into Your Board

For details on emulating the circuit before going to volume production using an on-chip debug (OCD) non-production PSoC device, see Application Note "Debugging - Build a PSoC Emulator into Your Board - AN2323" at http://www.cypress.com/design/AN2323.

#### Notes

<sup>12.</sup> Flex-Pod kit includes a practice flex-pod and a practice PCB, in addition to two flex-pods.

<sup>13.</sup> Foot kit includes surface mount feet that is soldered to the target PCB.

<sup>14.</sup> Programming adapter converts non-DIP package to DIP footprint. Specific details and ordering information for each of the adapters is found at <a href="http://www.emulation.com">http://www.emulation.com</a>.



# **Ordering Information**

Table 36 lists the CY8C20234, CY8C20334, CY8C20434, and CY8C20534 PSoC device's key package features and ordering codes.

Table 36. PSoC Device Key Features and Ordering Information

| Package Ordering Code                                          |                   | Flash<br>(Bytes) | SRAM<br>(Bytes) | Digital<br>Blocks | CapSense<br>Blocks | Digital<br>IO<br>Pins | Analog<br>Inputs<br>[15] | Analog<br>Outputs | XRES<br>Pin |
|----------------------------------------------------------------|-------------------|------------------|-----------------|-------------------|--------------------|-----------------------|--------------------------|-------------------|-------------|
| 16-Pin (3x3 mm 0.60<br>MAX) QFN                                | CY8C20234-12LKXI  | 8K               | 512             | 0                 | 1                  | 13                    | 13 <sup>[15]</sup>       | 0                 | Yes         |
| 16-Pin (3x3 mm 0.60<br>MAX) QFN<br>(Tape and Reel)             | CY8C20234-12LKXIT | 8K               | 512             | 0                 | 1                  | 13                    | 13 <sup>[15]</sup>       | 0                 | Yes         |
| 24-Pin (4x4 mm 0.60<br>MAX) QFN                                | CY8C20334-12LQXI  | 8K               | 512             | 0                 | 1                  | 20                    | 20 <sup>[15]</sup>       | 0                 | Yes         |
| 24-Pin (4x4 mm 0.60<br>MAX) QFN<br>(Tape and Reel)             | CY8C20334-12LQXIT | 8K               | 512             | 0                 | 1                  | 20                    | 20 <sup>[15]</sup>       | 0                 | Yes         |
| 28-Pin (210-Mil) SSOP                                          | CY8C20534-PVXI    | 8K               | 512             | 0                 | 1                  | 24                    | 24                       | 0                 | Yes         |
| 28-Pin (210-Mil) SSOP<br>(Tape and Reel)                       | CY8C20534-PVXIT   | 8K               | 512             | 0                 | 1                  | 24                    | 24                       | 0                 | Yes         |
| 32-Pin (5x5 mm 0.60<br>MAX) QFN                                | CY8C20434-12LKXI  | 8K               | 512             | 0                 | 1                  | 28                    | 28 <sup>[15]</sup>       | 0                 | Yes         |
| 32-Pin (5x5 mm 0.60 CY8C20434-12LKXIT MAX) QFN (Tape and Reel) |                   | 8K               | 512             | 0                 | 1                  | 28                    | 28 <sup>[15]</sup>       | 0                 | Yes         |
| 48-Pin OCD QFN <sup>[16]</sup>                                 | CY8C20000-12LFXI  | 8K               | 512             | 0                 | 1                  | 28                    | 28 <sup>[15]</sup>       | 0                 | Yes         |

Figure 17. Ordering Code Definitions



#### Notes

<sup>15.</sup> Dual function Digital IO Pins also connect to the common analog mux.

<sup>16.</sup> This part may be used for in-circuit debugging. It is NOT available for production.



# **Document History Page**

| Document Title: CY8C20234, CY8C20334, CY8C20434, CY8C20534 PSoC® Mixed-Signal Array Document Number: 001-05356 |         |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|----------------------------------------------------------------------------------------------------------------|---------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Revision                                                                                                       | ECN     | Orig. of<br>Change      | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| **                                                                                                             | 404571  | HMT                     | New silicon and document (Revision **).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| *A                                                                                                             | 418513  | НМТ                     | Updated Electrical Specifications, including Storage Temperature and Maximum Input Clock Frequency. Updated Features and Analog System Overview. Modified 32-pin QFN E-PAD dimensions. Added new 32-pin QFN. Add High Output Drive indicator to all P1[x] pinouts. Updated trademarks.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| *B                                                                                                             | 490071  | НМТ                     | Made datasheet "Final". Added new Development Tool section. Added OCD pinout and package diagram. Added 16-pin QFN. Updated 24-pin and 32-pin QFN package diagrams to 0.60 MAX thickness. Changed from commercial to industrial temperature range. Updated Storage Temperature specification and notes. Updated thermal resistance data. Added development tool kit part numbers. Finetuned features and electrical specifications.                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| *C                                                                                                             | 788177  | НМТ                     | Added CapSense SNR requirement reference. Added Low Power Comparator (LPC) AC/DC electrical specifications tables. Added 2.7V minimum specifications. Updated figure standards. Updated Technical Training paragraph. Added QFN package clarifications and dimensions. Updated ECN-ed Amkor dimensioned QFN package diagram revisions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| *D                                                                                                             | 1356805 | HMT/SFVTMP<br>3/HCL/SFV | Updated 24-pin QFN Theta JA. Added External Reset Pulse Width, TXRST, specification. Fixed 48-pin QFN.vsd. Updated the table introduction and high output voltage description in section two. The sentence: "Exceeding maximum ratings may shorten the battery life of the device." does not apply to all data sheets. Therefore, the word "battery" is changed to "useful." Took out tabs after table and figure numbers in titles and added two hard spaces. Updated the section, DC General Purpose IO Specifications on page 15 with new text. Updated VOH5 and VOH6 to say, "High Output Voltage, Port 1 Pins with 3.0V LDO Regulator Enabled." Updated VOH7 and VOH8 with the text, "maximum of 20 mA source current in all IOs."Added 28-pin SSOP part, pinout, package. Updated specs. Modified dev. tool part numbers. |  |  |

© Cypress Semiconductor Corporation, 2005-2007. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document Number: 001-05356 Rev. \*D

Revised November 12, 2007

Page 34 of 34