# High-Efficiency Flyback/Forward Controller with Primary and Secondary-Side Regulation #### **DESCRIPTION** The MP6005 is a high-power, high-efficiency flyback and forward controller. It is specifically designed as a low-cost, small, isolated solution with primary-side regulation (PSR) for flyback application, and high-efficiency secondary-side regulation (SSR) for active-clamped forward application. The MP6005 can also be used in SSR for flyback topology. In PSR mode, the MP6005 senses the third winding waveform on the primary side to regulate the output and save the optocoupler feedback circuit from and TL431 SSR application. Continuous conduction mode (CCM) provides high efficiency under heavy load conditions, while the output compensation function supports good output regulation even during primary-side regulation. In SSR mode, the SYNC driver provides high efficiency for active-clamped forward topology. The MP6005 includes a 2A gate driver, frequency dithering, overload protection (OLP), and over-voltage protection (OVP). The MP6005 is available in an MSOP10 package. #### **FEATURES** - Primary-Side Regulated Flyback without Optocoupler Feedback - Synchronous Gate Driver (SYNC) Provides High Efficiency for Active-Clamped Forward Topology - Wide 8V to 80V Input Voltage Range - Internal Circuit Supply Compatible with 16V External Power - 2A GATE and 0.8A SYNC Drivers - 160mV Switching Current-Sense (CS) Limit - Output Diode Compensation in Primary-Side Regulation (PSR) Mode - 250kHz Fixed Switching Frequency - Hiccup Protection, Overload Protection (OLP), Short-Circuit Protection (SCP), Over-Voltage Protection (OVP), and Thermal Shutdown - Frequency Dithering to Reduce Electromagnetic Interference (EMI) - Available in an MSOP10 Package #### **APPLICATIONS** - Security Cameras - Video Telephones - Wireless Access Points (WAPs) - Point-of-Sale (POS) Systems - Power over Ethernet (PoE) Systems - Industrial Isolated Power Supplies All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries. #### TYPICAL APPLICATION ### **ORDERING INFORMATION** | Part Number* | Package | Top Marking | MSL Rating | |--------------|---------|-------------|------------| | MP6005GK | MSOP10 | See Below | 1 | <sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MP6005GK-Z). ## **TOP MARKING** YWLLL M6005 Y: Year code W: Week code LLL: Lot number M6005: First five digits of the part number ### **PACKAGE REFERENCE** #### PIN FUNCTIONS | Pin# | Name | Pin Function | |------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VCC | Internal circuit supply pin. The VCC pin is powered by the internal LDO regulator (LDO) from the VIN pin. To bypass the internal regulator, connect a capacitor from the VCC pin to GND. The VCC capacitor has a $1\mu F$ minimum for flyback application, and a $4.7\mu F$ minimum for forward application. The VCC pin can also be powered by an external power source to reduce internal low-dropout loss. | | 2 | SENSE | Current-sense PSR, output voltage (Vout) compensation, and frequency dithering setting pin. For function details, see the Output Voltage Compensation section and the Frequency Dithering section on page 17. | | 3 | EN | <b>On/off control pin.</b> The EN pin is internally connected to GND through a $2.5M\Omega$ resistor. | | 4 | VIN | Input power supply pin. Connect a bypass capacitor from the VIN pin to GND. | | 5 | MODE | <b>PSR/SSR mode and dead time setting pin.</b> For function details, see the Work Mode Detection section on page 15. | | 6 | COMP | <b>Loop compensation pin</b> . In PSR mode, the COMP pin is the error amplifier (EA) output. In SSR mode, the COMP pin is pulled up to 5V through an internal $10k\Omega$ resistor. | | 7 | FB | Output voltage feedback and OVP monitoring pin. To regulate the output voltage in PSR mode, connect the FB pin to a resistor divider from the SENSE pin. The internal EA is disabled in SSR mode. The FB pin detects the OVP signal in both PSR and SSR mode. If OVP is not used in SSR mode, connect the FB pin to GND. | | 8 | GND | Ground. Power return for the controller. | | 9 | SYNC | Synchronous MOSFET gate driver pin. | | 10 | GATE | Main MOSFET gate driver pin. | ## **ABSOLUTE MAXIMUM RATINGS (1)** | V <sub>IN</sub> | 0.3V to +100V | |---------------------------------------------------------|--------------------------------| | V <sub>CC</sub> , V <sub>GATE</sub> , V <sub>SYNC</sub> | 0.3V to +18V | | $V_{\text{EN}} \dots \dots$ | -0.3V to +6.5V (2) | | $V_{\text{FB}}$ | -0.5V to +5.5V (3) | | All other pins | 0.3V to +5.5V | | EN sinking current | 0.5mA <sup>(2)</sup> | | FB sinking current | ±2mA <sup>(3)</sup> | | Continuous power dissipation ( | $T_A = +25^{\circ}C)^{(4)(6)}$ | | MSOP10 | 1.62W | | Junction temperature | 150°C | | Lead temperature | 260°C | | Storage temperature | -65°C to +150°C | ## Recommended Operating Conditions (5) | Supply voltage (V <sub>IN</sub> ) | 8V to 80V | |-------------------------------------------|----------------------| | Maximum VCC, GATE, SYNC | voltage 16V | | Maximum EN sink current | 0.4mA <sup>(2)</sup> | | Maximum FB sink current | ±1mA <sup>(3)</sup> | | Operating junction temp (T <sub>J</sub> ) | -40 °C to +125°C | ### Thermal Resistance $\theta_{JA}$ $\theta_{JC}$ | MSOP10 | | |------------------|-------------| | EV6005-K-00A (6) | 1717°C/W | | JESD51-7 (7) | 150 65 °C/W | #### Notes: - 1) Exceeding these ratings may damage the device. - When V<sub>EN</sub> is pulled high, a current limited by the external pullup resistor flows into the EN pin. See the Enable (EN) Control section on page 15 for the EN pin's voltage rating description. - FB is clamped by the internal circuit. The sink and source currents should be limited. See the Setting the Output Voltage section on page 20 for details. - 4) The maximum allowable power dissipation is a function of the maximum junction temperature $T_J$ (MAX), the junction-to-ambient thermal resistance $\theta_{JA}$ , and the ambient temperature $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by $P_D$ (MAX) = ( $T_J$ (MAX) $T_A$ ) / $\theta_{JA}$ . Exceeding the maximum allowable power dissipation can cause excessive die temperature, and the regulator may go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - The device is not guaranteed to function outside of its operating conditions. - 6) Measured on EV6005-K-00A, 2-layer 90mmx35mm PCB. - 7) The value of $\theta_{\text{JA}}$ given in this table is only valid for comparison with other packages and cannot be used for design purposes. These values were calculated in accordance with JESD51-7 and simulated on a specified JEDEC board. They do not represent the performance obtained in actual application. ## **ELECTRICAL CHARACTERISTICS** $V_{IN}$ = 48V, $V_{EN}$ = 5V, $T_J$ = -40°C to +125°C $^{(8)}$ , typical value is tested at $T_J$ = 25°C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |---------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------|------|------|---------|------------------| | Power Supply and Under-Vol | tage Locl | kout (UVLO) | • | | | | | UVLO rising threshold | V <sub>IN-R</sub> | V <sub>IN</sub> rising, start charge V <sub>CC</sub> | 4.5 | 5.5 | 6.5 | V | | VIN UVLO falling threshold | V <sub>IN-F</sub> | V <sub>IN</sub> falling | 3.8 | 4.8 | 5.8 | V | | VCC regulation voltage | Vcc | Load = 0mA to 20mA | | 8.5 | | V | | VCC dropout voltage | V <sub>CC-DROP</sub> | V <sub>IN</sub> = 8V, I <sub>VCC</sub> = 10mA | | 1.5 | | V | | VCC UVLO rising threshold | V <sub>CC-R</sub> | V <sub>IN</sub> > V <sub>IN-R</sub> , V <sub>CC</sub> rising | 5.4 | 5.7 | 6.0 | V | | VCC UVLO falling threshold | V <sub>CC-F</sub> | V <sub>IN</sub> > V <sub>IN-R</sub> , V <sub>CC</sub> falling | 5.0 | 5.3 | 5.6 | V | | Quiescent supply current | Ιq | MODE pin float, $V_{FB}$ = -0.1V, $V_{SENSE}$ = 100mV, $V_{COMP}$ = 0V, $I_Q$ = $I_{IN}$ - $I_{COMP}$ , GATE and SYNC floating | | 800 | | μA | | | | V <sub>MODE</sub> = 0V, V <sub>COMP</sub> = 0V,<br>I <sub>Q</sub> = I <sub>IN</sub> - I <sub>COMP</sub> ,<br>GATE and SYNC floating | | 450 | | μA | | Shutdown supply current | I <sub>SD</sub> | V <sub>EN</sub> = 0V | | | 1 | μA | | Enable (EN) Control | | | | | | | | EN turn-on threshold | $V_{EN-R}$ | Start switching | 1.93 | 2 | 2.07 | V | | EN hysteresis | V <sub>EN-HYS</sub> | Stop switching | | 0.2 | | V | | EN high micro-power threshold | V <sub>EN-H</sub> | Start internal logic | | | 1.0 | V | | EN low micro-power threshold | V <sub>EN-L</sub> | Stop internal logic | 0.4 | | | V | | EN input current | I <sub>EN</sub> | V <sub>EN</sub> = 5V | | 2 | | μΑ | | EN turn-on delay | | EN on to GATE output | | 500 | | μs | | Voltage Feedback | | | | | | | | CD reference voltage | \/ | T <sub>J</sub> = 25°C | 1.98 | 2 | 2.02 | V | | FB reference voltage | $V_{REF}$ | T <sub>J</sub> = -40°C to +125°C | 1.97 | 2 | 2.03 | V | | FB leakage current | $I_{FB}$ | V <sub>FB</sub> = 2V | | 10 | 50 | nA | | FB over-voltage protection (OVP) threshold | V <sub>FBOVP</sub> | | 120% | 125% | 130% | V <sub>REF</sub> | | OVP hiccup off time | | | | 340 | | ms | | Minimum diode conduction time for FB sample | <b>t</b> SAMPLE | | | 0.5 | 0.6 (9) | μs | | | | $V_{\text{SENSE}} = 50 \text{mV},$ Rsense-gnd = $3.3 \text{k}\Omega$ (10) | | 2.7 | | μA | | Regulation compensation current into FB | | $V_{\text{SENSE}} = 50 \text{mV},$<br>$R_{\text{SENSE-GND}} = 6.8 \text{k}\Omega^{(10)}$ | | 5.4 | | μA | | | | $V_{\text{SENSE}} = 50 \text{mV},$ $R_{\text{SENSE-GND}} = 12.7 \text{k}\Omega^{(10)}$ | | 10.8 | | μΑ | | Error Amplifier (EA) | | | | | | | | EA transconductance | GEA | MODE floating, V <sub>FB</sub> is ±50mV from V <sub>REF</sub> , V <sub>COMP</sub> = 1.5V | | 0.59 | | mA/V | ## **ELECTRICAL CHARACTERISTICS** (continued) $V_{IN}$ = 48V, $V_{EN}$ = 5V, $T_J$ = -40°C to +125°C $^{(8)}$ , typical value is tested at $T_J$ = 25°C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |---------------------------------------------------------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------|--------|------|------|-------| | EA max source current | I <sub>EA</sub> | MODE floating, $V_{COMP} = 1.5V$ , $V_{FB} = 1.9V$ | | -110 | | μA | | EA max sink current | I <sub>EA</sub> | MODE floating, V <sub>COMP</sub> = 1.5V,<br>V <sub>FB</sub> = 2.1V | | 110 | | μA | | COMP high voltage | ., | MODE floating, V <sub>FB</sub> = 1.9V | | 4 | | V | | COMP high voltage | V <sub>СОМР</sub> | V <sub>MODE</sub> = 0V, float COMP | | 5 | | V | | COMP internal pull-up resistor | | SSR mode | | 10 | | kΩ | | Soft Start (SS) | | | | | | | | Internal soft-start time | tss | When MODE is floating, test FB from 0V to 2V; when V <sub>MODE</sub> = 0V, test COMP from 1.5V to 3.5V | | 4.7 | | ms | | Current Sense (CS) | | | | | | | | Max CS | ILIMIT-MAX | | 140 | 160 | 180 | mV | | Low current threshold | I <sub>LIMIT-MIN</sub> | In PSR mode | 33 | 36 | 39 | mV | | Short-circuit protection (SCP) | | | 240 | 300 | 360 | mV | | Current leading-edge blanking time | tLED | | | 250 | | ns | | CS amplifier gain | Gcs | | | 11 | | V | | SENSE input bias current | | V <sub>SENSE</sub> = 160mV | | 10 | 50 | nA | | Pulse-Width Modulation (PW | M) | | | | | | | Switching frequency | f <sub>SW</sub> | | 225 | 250 | 275 | kHz | | Minimum foldback frequency in pulse-frequency modulation (PFM) mode | | In PSR mode, V <sub>COMP</sub> = 0V | | 30 | | kHz | | Mode, Dead Time, Dither, Voi | лт <b>Compe</b> | nsation Setting (MODE and SENS | E Pin) | | | | | MODE detection current | IMODE | | 35 | 40 | 45 | μA | | SENSE detection current | Isense | | 90 | 100 | 110 | μA | | MODE/SENSE detection period | t <sub>MODE</sub> / | | | 200 | | μs | | | | Voltage level 1 range | | | 0.15 | V | | | | Voltage level 2 range | 0.25 | | 0.4 | V | | MODE/SENSE detection threshold (11) | V <sub>MODE</sub> /<br>V <sub>SENSE</sub> | Voltage level 3 range | 0.55 | | 0.85 | V | | tilleshold (17) | V SENSE | Voltage level 4 range | 1.1 | | 1.5 | V | | | | Voltage level 5 range | 2.2 | | | V | | GATE Signal | | | | | | | | GATE sourcing impedance | IGATE | I <sub>GATE</sub> = -20mA | | 2 | | Ω | | GATE sinking impedance | IGATE | I <sub>GATE</sub> = 20mA | | 1.7 | | Ω | | GATE source current (12) | | Vcc = 8.5V, GATE = 10nF, test gate rising speed | | 2 | | А | ## **ELECTRICAL CHARACTERISTICS** (continued) $V_{IN}$ = 48V, $V_{EN}$ = 5V, $T_J$ = -40°C to +125°C $^{(8)}$ , typical value is tested at $T_J$ = 25°C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |-----------------------------------------------|-------------------|----------------------------------------------------------------|------------------------|-----|------|-------| | GATE sink current (12) | | Vcc = 8.5V, GATE = 10nF,<br>test gate falling speed | | 1.7 | | А | | GATE high voltage output | VGATE | | V <sub>CC</sub> - 0.05 | | | V | | GATE low voltage output | V <sub>GATE</sub> | | | | 0.05 | V | | GATE minimum on time | ton-min | | | 250 | | ns | | GATE max duty cycle | D <sub>MAX</sub> | | | 70 | | % | | SYNC Signal | | | | | | | | SYNC sourcing impedance | Isync | I <sub>GATE</sub> = -20mA | | 5 | | Ω | | SYNC sinking impedance | Isync | I <sub>GATE</sub> = 20mA | | 2 | | Ω | | SYNC source current (12) | | V <sub>CC</sub> = 8.5V, SYNC = 10nF,<br>test SYNC rising speed | | 0.8 | | А | | SYNC sink current (12) | | Vcc = 8.5V, SYNC = 10nF,<br>test SYNC falling speed | | 1.2 | | А | | SYNC high voltage output | Vsync | | V <sub>CC</sub> - 0.05 | | | V | | SYNC low voltage output | Vsync | | | | 0.05 | V | | Protections | | | | | | | | Overload protection (OLP) hiccup on time (12) | | | | 4.8 | | ms | | OLP hiccup off time (12) | | | | 340 | | ms | | Thermal shutdown temperature (12) | T <sub>SD</sub> | | | 150 | | °C | | Thermal shutdown hysteresis (12) | T <sub>HYS</sub> | | | 20 | | °C | - 8) Guaranteed by over-temperature correlation, not tested in production. - 9) A minimum output diode conduction time greater than 0.7μs is recommended. 10) R<sub>SENSE-GND</sub> is the resistance from the SENSE pin to GND, which includes the CS resistor from the MOSFET source to GND and the resistor from the MOSFET source to the SENSE pin. - 11) See Table 1 on page 15 and Table 2 on page 17 for voltage-level program options. - 12) Guaranteed by sample characterization, not tested in production. #### TYPICAL CHARACTERISTICS $V_{IN} = 48V$ , $V_{EN} = 5V$ , $T_A = 25$ °C, unless otherwise noted. ## TYPICAL CHARACTERISTICS (continued) $V_{IN} = 48V$ , $V_{EN} = 5V$ , $T_A = 25$ °C, unless otherwise noted. ## Minimum Foldback Frequency vs. Junction Temp # Low Threshold Current Limit Sense Voltage vs. Junction Temp ## Switching Frequency vs. Junction Temp ## Current Limit Sense Voltage vs. Junction Temp #### **OVP Threshold vs. Junction Temp** $V_{IN} = 48V$ , $V_{EN} = 5V$ , $V_{OUT} = 12V$ , $I_{OUT} = 2.5A$ , $T_A = 25$ °C, unless otherwise noted. ### **Load Regulation** PSR flyback, $V_{OUT}$ = 12V, $R_{FBH}$ = 100k $\Omega$ , $R_{SENSE-GND}$ = 6.8k $\Omega$ #### **Load Regulation** PSR flyback, $V_{IN} = 48V$ , $V_{OUT} = 12V$ , $R_{FBH} = 100k\Omega$ #### **Load Regulation** SSR forward, Vout = 5V #### **Line Regulation** PSR flyback, $V_{OUT} = 12V$ , $R_{FBH} = 100k\Omega$ , $R_{SENSE-GND} = 6.8k\Omega$ $V_{IN} = 48V$ , $V_{EN} = 5V$ , $V_{OUT} = 12V$ , $I_{OUT} = 2.5A$ , $T_A = 25$ °C, unless otherwise noted. ## **Line Regulation** SSR forward, Vout = 5V $V_{IN} = 48V$ , $V_{EN} = 5V$ , $V_{OUT} = 12V$ , $I_{OUT} = 2.5A$ , $T_A = 25$ °C, unless otherwise noted. $V_{IN} = 48V$ , $V_{EN} = 5V$ , $V_{OUT} = 12V$ , $I_{OUT} = 2.5A$ , $T_A = 25$ °C, unless otherwise noted. $V_{IN} = 48V$ , $V_{EN} = 5V$ , $V_{OUT} = 12V$ , $I_{OUT} = 2.5A$ , $T_A = 25$ °C, unless otherwise noted. ### **FUNCTIONAL BLOCK DIAGRAM** **Figure 1: Functional Block Diagram** #### **OPERATION** #### Start-Up and Power Supply The MP6005 features an 80V internal start-up circuit. When the input voltage ( $V_{IN}$ ) exceeds 5.5V, the VCC pin's capacitor is charged by the internal LDO regulator (LDO). Typically, if $V_{IN}$ exceeds 10V, the VCC's pin voltage ( $V_{CC}$ ) is regulated at 8.5V and VCC under-voltage lockout (UVLO) is 5.7V. Aside from VCC UVLO, the MP6005 also has EN UVLO (typically 2V). When $V_{CC}$ exceeds the 5.7V UVLO threshold and the EN pin is pulled high, the part begins operating. After the MP6005 turns on, the VCC pin can be powered by the auxiliary winding transformer to reduce IC power loss. The auxiliary power must be greater than $V_{\rm CC}$ regulation (8.5V) to override the internal LDO. The internal reverse-blocking circuit allows $V_{\rm CC}$ to exceed $V_{\rm IN}$ if $V_{\rm CC}$ has bias power. $V_{\rm CC}$ should be below 16V due to the pin's voltage rating. If $V_{\text{IN}}$ is below 8.5V and $V_{\text{CC}}$ is not regulated at 8.5V, the internal high-voltage VCC LDO has a voltage drop of about 1.5V. This allows the MP6005 to work when $V_{\text{IN}}$ is as low as 8V. #### **Enable (EN) Control** The EN pin is the on/off control for the MP6005. When the EN pin's voltage ( $V_{EN}$ ) exceeds 1V, the MP6005's micro-power mode allows the device to turn on some of the internal circuits. If $V_{EN}$ exceeds the turn-on threshold (2V), all functions are turned on and the GATE/SYNC driver signal starts up. The GATE/SYNC signal can be disabled if $V_{EN}$ drops to about 1.8V. Micro-power mode is only disabled after $V_{EN}$ drops below 0.4V. After shutdown, the MP6005 sinks a current below 1 $\mu$ A from the input power supply. EN can program the VIN pin's start-up voltage through a resistor divider. The maximum recommended voltage for EN is 6.5V. If EN's divider voltage exceeds 6.5V, it is recommended to use a divider resistor to limit the current going into EN. One internal Zener diode on EN clamps V<sub>EN</sub> when the divider voltage exceeds 6.5V. Ensure the clamped Zener diode current into EN is below 0.4mA with an external pull-up resistor. #### **Work Mode Detection** After turning on, the MP6005 produces a $40\mu A$ output current to the MODE pin to detect the resistor setting. If the MODE pin's voltage (V<sub>MODE</sub>) exceeds 2.2V, the MP6005 works in primary-side regulation (PSR) mode, and the internal error amplifier (EA) turns on. If MODE is connected to GND through a resistor. the MP6005 works in secondary-side regulation (SSR) mode and the internal EA turns off while COMP is pulled up to the internal 5V power source through a $10k\Omega$ resistor. Table 1 shows MODE program options. **Table 1: MODE Program Options** | _ | MODE to GND<br>Resistance (kΩ) | | | Dead Time | |------|--------------------------------|-------|------|-----------| | Min | Typ<br>(1%) | Max | Mode | (ns) | | 0 | 0 | 3.3 | SSR | 100 | | 7.32 | 7.5 | 8.2 | SSR | 150 | | 16 | 16.9 | 18.7 | SSR | 200 | | 32.4 | 32.4 | 33 | SSR | 300 | | 64.9 | Float | Float | PSR | 150 | In PSR mode, the output voltage ( $V_{OUT}$ ) feedback signal is detected by auxiliary winding from the FB pin. Under light-load conditions, the MP6005 reduces the frequency accordingly. Under no-load conditions, the frequency remains above 30kHz. In SSR mode, the $V_{OUT}$ feedback signal is detected by the COMP pin, and the MP6005 maintains a fixed frequency. The peak current is regulated by the COMP pin's voltage ( $V_{COMP}$ ) until the MP6005's power-save mode (PSM) is triggered. Once the MP6005 turns on, there is a 500 $\mu$ s period before the device starts switching. The MODE pin, dead time, dither, and V<sub>OUT</sub> compensation are detected during this period. The MODE pin determines the PSR and SSR modes. It also programs the dead time between the GATE and SYNC pins. Table 1 shows the programming options. The MODE detection current lasts about 200µs. Typically, a resistor from MODE to GND is sufficient. A capacitor from MODE to GND may be required for filtering in a noisy environment. This capacitor must be below 100pF to allow MODE to rise to steady state before the MP6005 detects $V_{\text{MODE}}$ . #### **Pulse-Width Modulation (PWM) Operation** The MP6005 can be set for flyback or forward topology. In flyback topology, the external Nchannel MOSFET turns on at the beginning of each cycle and forces the transformer current to increase. The current through this MOSFET is sensed after the sum of the SENSE current and slope compensation exceed V<sub>COMP</sub>. After the current is sensed, the external MOSFET turns off. The transformer current then transmits energy from the primary-side winding to the secondary-side winding, and charges the output capacitor through the Schottky diode. The transformer's primary-side current is controlled by V<sub>COMP</sub>, which is controlled by the output feedback voltage. Therefore, the output voltage controls the transformer current to satisfy the load. In forward topology, energy is transferred from the primary-side to secondary-side winding while the primary-side N-channel MOSFET is on. The primary-side peak current is controlled by V<sub>COMP</sub>, which is controlled by an external TL431 regulator and optocoupler feedback. See the Voltage Control section below for details on output voltage feedback. ### Voltage Control PSR Mode Unlike traditional flyback with optoisolator feedback, the MP6005 can detect the feedback (FB) pin's auxiliary winding voltage during the secondary-side output diode conduction period. Assume the secondary winding acts as the master, and the auxiliary winding acts as the slave. When the secondary-side diode conducts, the feedback voltage can be calculated with Equation (1): $$V_{FB} = \frac{N_A}{N_S} x (V_{OUT} + V_{DOF}) x \frac{R_{FBL}}{R_{FBH} + R_{FBL}}$$ (1) Where $V_{DOF}$ is the output diode forward-drop voltage, $V_{OUT}$ is the output voltage, $N_A$ is the auxiliary winding turn, $N_S$ is the secondary-side output winding, and $R_{FBH}$ and $R_{FBL}$ are the resistor dividers for feedback sampling. Figure 2 shows feedback sample control in discontinuous conduction mode (DCM). Figure 2: Discontinuous Conduction Mode (DCM) Condition Feedback Sample Control Figure 3 shows feedback sample control in continuous conduction mode (CCM). Figure 3: Continuous Conduction Mode (CCM) Condition Feedback Sample Control MP6005 regulates the primary-side The MOSFET V<sub>SENSE</sub> current above 36mV and begins sampling the auxiliary-winding voltage after the power MOSFET turns off. A 300ns blanking time is added to avoid spike ringing due to leakage inductance. To guarantee a sufficient feedback sample period under lightload conditions, the output diode current conduction time (t<sub>CON</sub>) should exceed 600ns before the diode current drops to 0A in each cycle. It is recommended to design the transformer to ensure that t<sub>CON</sub> exceeds 700ns when $V_{SENSE\ PK} = 33mV$ . The MP6005 GATE signal also provides a 1.2µs minimum off time, limited by a 70% max duty cycle, to guarantee sufficient feedback sample time while the MP6005 works in a high duty cycle. During the feedback sense period, the FB pin's signal is sent to the negative EA input, and remains there after the sense window has elapsed. The EA voltage output (V<sub>EA</sub>) is generated on the COMP pin, and controls the transformer peak current to match the regulated output voltage. #### Secondary-Side Regulation (SSR) Mode The MP6005 can work in secondary-side regulation (SSR) mode. In SSR mode, the $V_{\text{OUT}}$ signal is fed back to the COMP pin through one optocoupler, and the PSR feedback voltage detection is disabled. The FB pin should be connected to GND. The MP6005 has a fixed frequency while in SSR mode under light-load conditions. The peak current continues to drop towards $V_{\text{COMP}}$ until the PSM threshold is triggered. The 36mV minimum current limit does not work in SSR mode. In SSR mode, the MP6005 supports both flyback and forward topology. In PSR mode, the MP6005 only supports flyback topology. #### **Output Voltage Compensation** In PSR mode, the auxiliary winding waveform reflects the secondary-side winding voltage, but the output voltage differs from the winding output voltage due to the output diode voltage drop and the power winding resistance (see Figure 4). The dropout voltage varies as the conduction current changes. As the current varies, the resistance from the SENSE pin to GND sets the compensation gain of the dropout voltage. The current-sense (CS) signal is filtered internally, and controls the current sinking from the FB pin based on the average voltage from the SENSE pin. There are three types of current gain from the average V<sub>SENSE</sub> to the FB sinking current (see Table 2 for SENSE programming options). The FB sinking current creates a voltage drop on the FB pin's high-side (HS) feedback resistor to compensate for Vout. Figure 4: Output Voltage Compensation The voltage compensation function is disabled in SSR mode. #### Frequency Dithering The MP6005 has a frequency dithering circuit that minimizes electromagnetic interference (EMI). During steady state, the frequency is fixed internally, but the frequency dithering circuit is added to the configured frequency with a 1.5kHz modulation. In PSR mode, frequency dithering is fixed at ±6% of the switching frequency. In SSR mode, frequency dithering can be set at ±3%, ±6%, or ±9%, depending on the resistor connected from the SENSE pin to GND. Table 2 shows dithering and V<sub>OUT</sub> compensation programming options. **Table 2: SENSE Program Options** | SENSE to GND<br>Resistance (kΩ) (13) | | | PSR Mode | | SSR<br>Mode | |--------------------------------------|-------------|-----|-----------------------------------------------------------------------|------|--------------------------| | Min | Typ<br>(1%) | Max | Dither I <sub>FB</sub> / V <sub>SENSE</sub> Range Ratio (kHz) (µA/mV) | | Dither<br>Range<br>(kHz) | | 0 | 0 | 1.3 | 0 | 0 | 0 | | 3 | 3.3 | 3.6 | ±15 | 0.05 | ±7.5 | | 6.2 | 6.8 | 7.5 | ±15 | 0.1 | ±15 | | 12.7 | 12.7 | 13 | ±15 | 0.2 | ±22.5 | | 24.9 | 25.5 | 28 | ±15 | 0 | ±22.5 | After start-up, the SENSE detection current continues for about 200µs. Typically, a resistor from the SENSE pin to GND is sufficient. An additional capacitor from SENSE to GND may be required for filtering in a noise environment. #### Notes: 13) R<sub>SENSE-GND</sub> is the resistance from the SENSE pin to GND, which includes the CS resistor from the MOSFET source to GND and the resistor from the MOSFET source to the SENSE pin. ## Current Sense (CS) and Over-Current Protection (OCP) The MP6005's external MOSFET current is sensed by the SENSE pin, which amplifies $V_{\text{SENSE}}$ to feed the high-speed current comparator for current control mode. The current comparator uses $V_{\text{SENSE}}$ and the slope compensation as one of its inputs, and compares that value to $V_{\text{COMP}}$ . If the amplified current exceeds $V_{\text{COMP}}$ , then the comparator output decreases and turns off the power MOSFET. If $V_{\text{SENSE}}$ exceeds the current-limit threshold (typically 160mV), the MP6005 turns off the GATE output. Then the internal oscillator begins the next cycle and senses the current again. The MP6005 limits the MOSFET current cycle by cycle. #### **Error Amplifier (EA)** In PSR mode, the MP6005 senses the feedback voltage ( $V_{FB}$ ) during the flyback period with the feedback pulse signal. The feedback signal is then held and fed to the error amplifier (EA). The EA regulates $V_{COMP}$ based on the feedback signal, and $V_{COMP}$ controls the transformer peak current to regulate $V_{OUT}$ . In SSR mode, the internal EA is disabled and the COMP pin is pulled up by an internal resistor. The external optocoupler can be connected to COMP for $V_{\text{OUT}}$ signal feedback. #### **Light-Load Control** Under light-load conditions in PSR mode, $V_{\text{COMP}}$ decreases to regulate the low transformer peak current. If the peak current signal is below 36mV, the MP6005 stops decreasing the transformer current, and instead decreases the frequency. As a result, the transferred energy decreases, and $V_{\text{OUT}}$ is regulated. In light-load PSR mode, the MP6005 sets the minimum frequency above 30kHz. This helps the device detect the output voltage and avoid audible noise. The minimum frequency requires some load to maintain $V_{\text{OUT}}$ , so that $V_{\text{OUT}}$ does not rise and trigger over-voltage protection (OVP). Under light-load conditions in SSR mode, the MP6005 maintains a fixed frequency and $V_{\text{COMP}}$ continues to drop toward the PSM threshold. #### **Over-Voltage Protection (OVP)** The MP6005 includes over-voltage protection (OVP). If $V_{FB}$ exceeds 125% of $V_{REF}$ , the MP6005 turns off the GATE signal and enters hiccup mode. Once the fault has been removed, the MP6005 turns on again after a 340ms delay, and then resumes normal operation. Connect the FB pin to GND if the OVP function is not used.OVP sampling has a blanking time to avoid mistriggering due to the oscillation of the leakage inductance and parasitic capacitance. #### Overload Protection (OLP) The MP6005 limits the peak current cycle by cycle under OCP conditions. If the load continues to increase after triggering OCP, $V_{\text{OUT}}$ decreases and the peak current triggers OCP for each cycle. The MP6005 sets overload detection by monitoring V<sub>SENSE</sub>. Once the internal soft start is complete, overload protection (OLP) turns on. If an OCP signal longer than 4.8ms is detected, the MP6005 turns off the gate driver. After a 340ms delay, the MP6005 turns on again with the next cycle. During OLP, a 50µs one-shot timer is activated after one OCP pulse. This means if there is one OCP pulse in a 50µs period, the MP6005 registers this event as OCP. If the OCP condition is removed before MP6005 4.75ms. the resumes normal operation. #### **Short-Circuit Protection (SCP)** When the output is shorted to GND, the MP6005 works in OCP mode and the current is limited cycle by cycle. If the peak current is not limited by the 160mV V<sub>SENSE</sub> in each cycle because of the gate driver's minimum on time, the current may run out of control and the transformer may saturate. If V<sub>SENSE</sub> reaches 300mV, the MP6005 turns off the gate driver and enters hiccup protection with a 340ms off time. Once the short circuit is removed, $V_{\text{OUT}}$ recovers after a 340ms delay and then enters the next cycle. #### Soft Start (SS) The MP6005 employs soft start (SS) by charging an internal capacitor from a current source. During the soft-start period, the SS signal ramps up slowly. In the event of a command shutdown, thermal shutdown, or protection condition, the soft-start capacitor is completely discharged. In PSR mode, the soft-start signal clamps the feedback $V_{\text{REF}}$ . From 0V to 2V, the feedback reference soft-start time is typically 4.7ms. In SSR mode, the soft-start signal clamps $V_{\text{COMP}}$ until it reaches the switching current level. The soft-start signal continues to ramp up at the same rate. $V_{\text{COMP}}$ 's ramp time from 1.5V to 3.5V is typically 4.7ms. #### **Minimum On Time** The parasitic transformer capacitance and GATE signal create a current spike on the SENSE resistor when the power MOSFET turns on. The MP6005 includes a 250ns leading-edge blanking period to avoid false termination of the switching pulse. During this blanking period, the CS comparator turns off and the gate driver remains on. #### **Gate Driver** The MP6005 has a high-current gate driver for the primary-side N-channel MOSFET. This driver has strong driving capability and benefits for MOSFET selection by allowing the MOSFET's $V_{GS}$ to be charged quickly. If $Q_{G}$ is low, then the switching speed should remain low as well. It is recommended to use a series resistor above $5\Omega$ to reduce EMI. The MP6005 has a SYNC driver pin that controls the second switch. If SYNC is high, the second switch turns off. If SYNC is low, the second switch turns on. Figure 4 shows the phase and dead time relationships between the GATE and SYNC pins. Figure 5: GATE and SYNC Driver Both GATE and SYNC maintain a low voltage if UVLO or another protection mode has turned off the IC. #### Transformer Inductance In PSR mode, the MP6005 samples $V_{\text{OUT}}$ during the flyback time, and the secondary diode conduct time with minimum peak current (controlled by 33mV minimum sense limit) should be longer than 0.7 $\mu$ s. The transformer inductance can be calculated with Equation (2): $$L_{PRI} \ge (V_{OUT} + V_{DOF}) x \frac{N_P}{N_S} x 0.7 \mu. x \frac{R_{SENSE}}{33mV}$$ (2) Where $L_{PRI}$ is the transformer's primary inductance, and $V_{DOF}$ is the output rectifier diode's forward drop. There is no inductance limit in SSR mode. However, if the IC is designed to work in continuous conduction mode (CCM), set the peak current high to avoid triggering PSM, which may lead to a larger V<sub>OUT</sub> ripple, (particularly in SYNC mode forward topology). #### Thermal Shutdown Thermal shutdown prevents thermal runaway. If the silicon die temperature exceeds its upper threshold, the MP6005 turns off. Once the temperature returns to below its lower threshold, thermal shutdown ends and the device turns on again with the next new cycle. #### APPLICATION INFORMATION #### **Setting the Output Voltage** The MP6005 has two feedback modes: primary-side regulation (PSR) and secondary-side regulation (SSR). In PSR mode, the converter detects the auxiliary winding voltage from the FB pin. The resistor dividers ( $R_{\text{FBH}}$ and $R_{\text{FBL}}$ ) are used for feedback sampling (see Figure 5). Figure 6: Feedback in PSR Mode When the primary-side power MOSFET turns off, the auxiliary winding voltage is proportional to the output winding. $V_{\text{OUT}}$ can be estimated with Equation (3): $$V_{OUT} = \frac{V_{REF} \times (R_{FBH} + R_{FBL})}{R_{FBI}} \times \frac{N_S}{N_A} - V_{DOF} \quad (3)$$ Where $N_S$ is the transformer's secondary side winding turns, $N_A$ is the transformer's auxiliary winding turns, $V_{DOF}$ is the output rectifier diode's forward drop, and $V_{REF}$ is the reference voltage of FB. When the main power MOSFET turns on, the auxiliary winding voltage is negative, and $V_{FB}$ is limited by an internal circuit. The FB current can be estimated with Equation (4): $$I_{FB} = \frac{1}{R_{FBH}} \times (\frac{V_{IN} \times N_A}{N_P})$$ (4) $R_{FBH}$ should be high enough to limit FB's negative current to less than 1mA. Due to FB's parasitic capacitance, $R_{FBH}$ should be lower than $100k\Omega$ . In SSR Mode, $V_{OUT}$ is set by an external TL431 regulator, For example, if the regulator's $V_{REF} = 2.5V$ and $V_{OUT} = 12V$ , then the upper and lower divider resistor ratio is 3:8. The regulator generates an amplified signal and controls the MP6005's COMP pin through an optocoupler (e.g. a PC357). The COMP pin controls the current, and the feedback signal regulates V<sub>OUT</sub>. #### **Setting Work Mode** After the MP6005 turns on, it outputs a $40\mu A$ current to the MODE pin to detect the MODE resistance. If $V_{MODE}$ exceeds 2.2V, the MP6005 works in PSR. Otherwise, the MP6005 works in SSR. The MODE pin programs the dead time between the GATE and SYNC pins. See Table 1 on page 15 for more details on MODE programming options. ### Setting Enable (EN) Control The EN pin programs the VIN pin's start-up voltage through a resistor divider. Figure 7 shows the programmable UVLO through EN. Figure 7: Programmable UVLO through EN EN's recommended maximum voltage is 6.5V. If the EN divider voltage exceeds 6.5V, the resistance connected to VIN ( $R_{\text{ENH}}$ ) limits the current flowing to the EN pin. If the divider voltage exceeds 6.5V, an internal Zener diode on the EN pin clamps $V_{\text{EN}}$ . Ensure the clamped Zener diode current is below 0.4mA. #### Setting the VCC Power Supply $V_{\rm CC}$ is regulated by an internal LDO from the VIN pin. $V_{\rm CC}$ is typically regulated at 8.5V. It is recommended to use a decoupling capacitor between the VCC pin and GND. In flyback mode, it is recommended to use a minimum 1µF capacitor. VCC can also be powered by transformer auxiliary winding to reduce high-voltage LDO power loss. Figure 8: Flyback VCC from NA Winding The auxiliary winding supply voltage can be calculated with Equation (5): $$V_{CC} = \frac{N_A}{N_S} \times (V_{OUT} + V_{DOF}) - V_{DVCCF}$$ (5) Where $V_{\text{DVCCF}}$ is the $D_{\text{VCC}}$ diode voltage drop from the auxiliary winding. In forward mode, it is recommended to have the VCC capacitor be less than 4.7 $\mu$ F. VCC can also be powered by the auxiliary winding transformer. Figure 9 shows VCC from the N<sub>A</sub> winding in forward mode. Figure 9: Forward VCC from NA Winding The auxiliary winding supply voltage can be calculated with Equation (6): $$V_{CC} = \frac{N_A}{N_S} \times V_{OUT}$$ (6) V<sub>CC</sub> should be less than 16V. ## Setting Output Voltage ( $V_{\text{OUT}}$ ) Compensation and Frequency Dithering The SENSE pin sets the output voltage ( $V_{\text{OUT}}$ ) compensation and frequency dithering functions. After turning on, the MP6005 outputs a 100 $\mu$ A current to the SENSE pin to detect the SENSE resistance. Based on the resistance, the MP6005 determines the compensation and frequency dithering type. See Table 2 on page 17 for SENSE programming options. The $V_{\text{OUT}}$ compensation function only works in PSR mode. #### Setting the Current-Sense (CS) Resistor The external MOSFET current is sensed by a sensing resistor. If $V_{\text{SENSE}}$ exceeds the current-limit threshold (typically 160mV), the MP6005 turns off the GATE output for the cycle. To avoid exceeding the current limit, the voltage across the sense resistor ( $R_{\text{SENSE}}$ ) should be less than 80% of the current limit voltage (160mV). $R_{\text{SENSE}}$ can be estimated with Equation (7): $$R_{SENSE} = \frac{0.8 \times 160_{\text{mV}}}{I_{PEAK}} \tag{7}$$ Where IPEAK is the primary-side peak current. #### Selecting a Power MOSFET The MP6005 drives a wide variety of N-channel MOSFETs. The critical parameters of selecting a MOSFET are the maximum drain-to-source voltage ( $V_{DS(MAX)}$ ), maximum current ( $I_{D(MAX)}$ ), on resistance ( $R_{DS(ON)}$ ), total gate charge ( $Q_G$ ), and turn-on threshold ( $V_{TH}$ ). In flyback mode, the off-state voltage can be calculated with Equation (8): $$V_{MOSFET} = V_{IN} + N \times V_{OUT}$$ (8) To avoid a voltage spike when the power MOSFET turns off, $V_{DS(MAX)}$ should exceed 1.5 times the $V_{MOSFET}$ . In forward mode, the off-state voltage across the MOSFET can be calculated with Equation (9): $$V_{MOSFET} = \frac{D \times V_{I_N}}{1 - D} + V_{IN}$$ (9) Where D is the duty cycle with a 70% maximum duty cycle limit. The maximum current through the power MOSFET occurs once $V_{\text{IN}}$ is at its minimum and the output power is at its maximum. The current rating should exceed 1.5 times $I_{\text{RMS}}$ . The MOSFET's on resistance determines the conduction loss. To reduce conduction loss, the on resistance should be as low as possible. $Q_{\rm G}$ is important for MOSFET selection since it determines the commutation time. A high $Q_{\rm G}$ leads to high switching loss, while a low $Q_{\text{G}}$ may cause fast turn-on/off speed, which determines the spike and kick. The turn-on threshold voltage ( $V_{TH}$ ) is also important. The GATE pin is powered by VCC, so $V_{TH}$ must be lower than VCC. ## Selecting a Transformer for Flyback Application A transformer is an important component of a flyback converter because it determines the duty cycle, peak current, efficiency, MOSFET value, output diode rating, and more. A good transformer should account for the winding ratio, primary-side inductance, saturation current, leakage inductance, current rating, and core selection. The transformer winding ratio determines the duty cycle, which can be calculated with Equation (10): $$D = \frac{N \times V_{OUT}}{N \times V_{OUT} + V_{IN}}$$ (10) Where N is the primary winding transformer to output winding ratio, and D is the duty cycle. For most applications, it is recommended to have a duty cycle of about 45%. The primary-side inductance affects the input current ripple ratio factor. A high inductance value results in a large transformer size and high cost. A low inductance value results in a high switching peak current and RMS current, which can decrease efficiency. Choose a primary-side inductor to set the current ripple ratio factor between 30% and 50%. The primary-side inductance can be estimated with Equation (11): $$L_{P} = \frac{V_{IN} \times D^{2}}{2 \times n \times I_{IN} \times f_{SW}}$$ (11) Where n is the current ripple ratio, $I_{IN}$ is the input current, and $L_P$ is the primary inductance. Calculate L<sub>P</sub> based on the minimum input voltage condition. The transformer should have a high saturation current to support the switching peak current; otherwise, the transformer inductance decreases sharply. The SENSE resistor can be used to limit the switching peak current. The energy stored in the leakage inductance cannot couple to the secondary side, which causes a high spike when the MOSFET turns off. This decreases efficiency and increases MOSFET stress. Normally, the transformer leakage inductance is less than 3% of the transformer inductance. The current rating counts the maximum RMS current, which allows current to flow through each winding. Uncontrolled current density can cause high resistive power loss. ## Setting the Diode Conduct Time (Only for PSR Flyback Mode) In PSR mode, the MP6005 starts sampling the auxiliary-winding voltage after the primary power MOSFET turns off. A 300ns blanking time helps avoid spike ringing from the leakage inductance. To guarantee a sufficient sample FB period, the output diode's current-conduction time ( $t_{CON}$ ) should not exceed 600ns under light-load conditions. Design the transformer to ensure $t_{CON}$ exceeds 700ns when $V_{SENSE\_PK} = 33\text{mV}$ , which can be estimated with Equation (12): $$\frac{33\text{mV x L}_{P} \text{ x N}_{S}}{R_{SENSF} \text{ x N}_{P} \text{ x (V}_{OLT} + V_{DOF})} \ge 700\text{ns} \quad (12)$$ Where V<sub>DOF</sub> is the output diode's forward-drop voltage. ## Resistance Capacitor Diode (RCD) Snubber for Flyback Application The transformer leakage inductance causes spikes and excessive ringing on the drain voltage waveform. The RCD snubber circuit limits the voltage spike (see Figure 10). Figure 10: RCD Snubber The power dissipation of the snubber circuit can be estimated with Equation (13): $$P_{SN} = \frac{1}{2} \times L_{K} \times I_{PEAK}^{2} \times f_{SW}$$ (13) Where $L_K$ is the leakage inductance, and $I_{PEAK}$ is the peak switching current. Since $R_{SN}$ consumes the leakage inductance power loss, $R_{SN}$ can be calculated with Equation (14): $$R_{SN} = \frac{V_{SN}^2}{P_{SN}} \tag{14}$$ Where $V_{SN}$ is the expected snubber voltage on $C_{SN}$ . The snubber capacitor $(C_{SN})$ achieves an appropriate voltage ripple on the snubber, which can be calculated with Equation (15): $$\Delta V_{SN} = \frac{V_{SN}}{R_{SN} \times C_{SN} \times f_{SW}}$$ (15) A 15% ripple is acceptable for most applications. ## Selecting an Output Diode for Flyback Applications The flyback output rectifier diode supplies current to the output capacitor when the primary-side MOSFET is turned off. Use a Schottky diode to reduce power loss due to the diode's forward voltage and recovery time. The diode should have a reverse voltage 1.5 times greater than V<sub>DIODE</sub>, which can be calculated with Equation (16): $$V_{\text{DIODE}} = \frac{V_{\text{IN}}}{N} + V_{\text{OUT}}$$ (16) The average current rating must exceed the maximum expected load current, and the peak current rating must exceed the output winding peak current. It is recommended to use an RC snubber circuit for the output diode. ## Selecting a Transformer for Forward Applications The forward transformer transfers energy to the output. The forward transformer's key parameters are the winding ratio, primary winding turns, current rating, and core selection. The transformer winding ratio determines the duty cycle, which can be calculated with Equation (17): $$D = \frac{V_{OUT} \times N}{V_{IN}}$$ (17) Where N is the transformer primary winding to output winding ratio. A 45% duty cycle is recommended for most applications. When the power MOSFET turns on, the transformer transfers energy to the output, while $V_{\text{IN}}$ generates a primary-side inductance current in the transformer. The transformer requires enough primary winding to avoid saturation. The primary-side inductance peak current can be calculated with Equation (18): $$I_{EXC} = \frac{V_{OUT} \times N}{2 \times L_{P} \times f_{SW}}$$ (18) Where $I_{EXC}$ is the primary-side inductance peak current, and $L_P$ is the primary inductance. Using I<sub>EXC</sub> to calculate the primary winding and enough margins is needed for some extreme conditions, such as load transient or OCP. The current rating depends on the maximum RMS current, which flows through each winding. A controlled current density is necessary to avoid high resistive power loss. ## Selecting a SYNC MOSFET for Forward Applications The MP6005 supports active clamp forward applications. The active P-channel MOSFET clamp should be equal to the main power MOSFET's maximum voltage, and its maximum current should exceed the primary-side inductance peak current and RMS current. ## Selecting an Output MOSFET for Forward Applications The forward output requires two diodes to conduct current. If higher efficiency is required, the MOSFETs can replace the diodes (see Figure 11). Figure 11: Forward Output MOSFET The MOSFET voltage rating should exceed the $V_{DS}$ maximum. The $Q_R$ maximum $V_{DS}$ voltage $(V_R)$ can be calculated with Equation (19): $$V_{R} = \frac{D \times V_{I_{N}}}{N \times (1 - D)}$$ (19) The $Q_F$ maximum $V_{DS}$ voltage $(V_F)$ can be calculated with Equation (20): $$V_{F} = \frac{V_{IN}}{N} \tag{20}$$ Where N is the transformer primary winding to output winding ratio, and D is the primary duty cycle. Some margin is typically necessary. The MOSFET current rating should exceed its maximum RMS current and peak current. The Q<sub>R</sub> RMS current (I<sub>R</sub>) can be calculated with Equation (21): $$I_R = I_{OUT} \times \sqrt{D} \times \sqrt{1 + \frac{1}{3} \times (\frac{I_{PP}}{I_{OUT}})^2}$$ (21) The $Q_F$ RMS current ( $I_F$ ) can be calculated with Equation (22): $$I_F = I_{OUT} \times \sqrt{1 - D} \times \sqrt{1 + \frac{1}{3} \times (\frac{I_{PP}}{I_{OUT}})^2}$$ (22) Where IPP is the peak-to-peak current. Since one MOSFET's drain is the other MOSFET's gate, the $Q_R$ gate driver voltage is equal to $V_F$ , and the $Q_F$ gate driver voltage is equal to $V_R$ . If the driver voltage exceeds the maximum GATE voltage, a clamp circuit is required. The turn-on resistance determines the conduction loss, and $Q_G$ determines the circuit driver loss. Both the turn-on resistance and $Q_G$ should remain low to achieve high efficiency and low temperature rise. ## Selecting an Output Inductor for Forward Applications The forward output inductor supplies constant current to the output load while the main power MOSFET turns on. A larger-value inductor results in less ripple current and a lower output voltage ripple. However, larger-value inductors are larger in size, and have a higher series resistance and lower current saturation. To determine the inductance, allow the peak-to-peak ripple current in the inductor to be approximately 30% to 50% of the maximum output current. The inductance value can be calculated with Equation (23): $$L = \frac{V_{OUT}}{f_{SW} \times \Delta I_{L}} \times (1 - \frac{V_{OUT} \times N}{V_{IN}})$$ (23) Where $V_{\text{OUT}}$ is the output voltage, $V_{\text{IN}}$ is the input voltage, $f_{\text{SW}}$ is the switching frequency, and $\Delta I_{\text{L}}$ is the peak-to-peak inductor ripple current. Choose an inductor that does not saturate under the maximum inductor peak current. #### **Selecting an Input Capacitor** An input capacitor is required to supply the AC ripple current to the inductor while limiting noise at the input source. A low-ESR capacitor is required to minimize noise. It is recommended to use ceramic capacitors, but tantalum or low-ESR electrolytic capacitors can also be used. For ceramic capacitors, the capacitance dominates the input ripple at the switching frequency. In flyback mode, the input ripple can be estimated with Equation (24): $$\Delta V_{IN} = I_{IN} \times \frac{V_{IN}}{f_{SW} \times C_{IN} \times (N \times V_{OUT} + V_{IN})}$$ (24) Where $\Delta V_{IN}$ is the input voltage ripple, $I_{IN}$ is the input current, and $C_{IN}$ is the input capacitor. In forward mode, the input ripple can be estimated with Equation (25): $$\Delta V_{IN} = \frac{I_{IN}}{f_{SW} \times C_{IN}} \times (1 - \frac{V_{OUT} \times N}{V_{IN}})$$ (25) Equation (25) omits the primary-side inductance current that makes the current ripple smaller. #### Selecting an Output Capacitor The output capacitor maintains the DC output voltage. For the best results, it is recommended to use ceramic capacitors or low-ESR capacitors to minimize the output voltage ripple. For ceramic capacitors, the capacitance dominates the output ripple at the switching frequency. In flyback mode, the output ripple can be estimated with Equation (26): $$\Delta V_{OUT} = \frac{N \times V_{OUT}}{(V_{IN} + N \times V_{OUT}) \times f_{SW}} \times \frac{I_{OUT}}{C_{OUT}}$$ (26) If the voltage ripple is too high, place two capacitors on either side of the inductor to create a Pi $(\pi)$ filter. This is known as a Pi $(\pi)$ filter. Choose an inductor between 0.1µH and 0.47µH to achieve sufficient $V_{\text{OUT}}$ ripple and system stability. In forward mode, the output ripple can be estimated with Equation (27): $$\Delta V_{OUT} = \frac{V_{OUT}}{8 \times f_{SW}^2 \times L \times C_{OUT}} \times (1 - \frac{V_{OUT} \times N}{V_{IN}}) (27)$$ #### **Design Example** Table 3 shows an example of PSR flyback topology design. **Table 3: PSR Flyback Design Example** | Vin | 36V to 57V | |------------------|------------| | Vout | 12V | | l <sub>out</sub> | 2.5A | Figure 15 shows a detailed schematic of a typical PSR flyback application circuit (see the Typical Performance Characteristics section on page 11 for more details). For more detailed device applications, refer to the corresponding evaluation board datasheet. Table 4 shows an example of SSR forward topology design. **Table 4: SSR Forward Design Example** | V <sub>IN</sub> | 36V to 57V | |-----------------|------------| | Vout | 5V | | louт | 4.8A | Figure 16 shows a detailed schematic of a typical SSR forward application circuit. For more detailed device applications, refer to the corresponding evaluation board datasheet. #### **PCB Layout Guidelines** Efficient layout is critical for stable operation. Poor layout may result in reduced performance, excessive EMI, resistive loss, and system instability. For the best results, see Figure 12, Figure 13, and Figure 14, and follow the guidelines below: #### For Flyback Applications: - 1. For minimal noise and ringing, keep the input loop as short as possible between the input capacitor, transformer, MOSFET, sense resistor, and GND plane. - 2. Keep the output loop between the rectifier diode, output capacitor, and transformer as short as possible. - 3. Make the clamp loop circuit between D2, C5, and the transformer as small as possible. - 4. For the best decoupling, place the VCC capacitor as close to the VCC pin as possible. - 5. Place the feedback trace far away from any noise sources, such as the SW pin. - 6. Place the COMP components as close to the COMP pin as possible. - 7. Use a single-point connector between power GND and signal GND. Figure 12: Recommended PCB Layout for Flyback Application (14) #### Note: 14) The recommended PCB layout for flyback applications is based on the flyback schematic on page 1. #### For Forward Applications: - For minimal noise and ringing, keep the input loop between the input capacitor, transformer (Q1), and sense resistor as short as possible. - Additionally, for minimal noise and ringing, make the output high-frequency current loop between D1 and D2 transformers as short as possible. - 3. For the best decoupling, place the VCC capacitor close to the VCC pin. - 4. Place the V<sub>COMP</sub> trace far away from any noise sources, such as SW. - 5. Use a single-point connection between power GND and signal GND. For more detailed information, refer to the corresponding evaluation board datasheet. Figure 13: Recommended PCB Layout for Forward Application Figure 14 shows a typical forward layout schematic. Figure 14: Typical Forward Application Layout Schematic ### TYPICAL APPLICATION CIRCUITS Figure 15: Typical PSR Flyback Application Circuit (15) Figure 16: Typical SSR Forward Application Circuit (16) - 15) $V_{IN} = 36V$ to 57V, $V_{OUT} = 12V$ , $I_{OUT} = 2.5A$ . 16) $V_{IN} = 36V$ to 57V, $V_{OUT} = 5V$ , $I_{OUT} = 4.8A$ . ### **PACKAGE INFORMATION** #### MSOP10 #### **TOP VIEW** ## NOTE: - 1) CONTROL DIMENSION IS IN INCHES. DIMENSION IN BRACKET IS IN MILLIMETERS. - 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, - PROTRUSION, OR GATE BURR. 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. - 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.004" INCHES MAX. - 5) PIN 1 IDENTIFICATION HAS THE HALF OR FULL CIRCLE OPTION. - 6) DRAWING MEETS JEDEC MO-817, VARIATION BA. - 7) DRAWING IS NOT TO SCALE. #### RECOMMENDED LAND PATTERN ### **CARRIER INFORMATION** | Part Number | Package | Quantity/ | Quantity/ | Reel | Carrier | Carrier | |-------------|-------------|-----------|-----------|----------|------------|------------| | | Description | Reel | Tube | Diameter | Tape Width | Tape Pitch | | MP6005GK-Z | MSOP10 | 2500 | 50 | 13in | 12mm | 8mm | ### **REVISION HISTORY** | Revision # | Revision Date | Description | Pages Updated | |------------|---------------|-----------------|---------------| | 1.0 | 2/5/2021 | Initial Release | - | **Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.