SIM card interface level translator with EMI filter and ESD protection

Rev. 2.1 — 12 November 2021

Product data sheet

# **1** General description

The NVT4557 device is built for interfacing a SIM card with a single low-voltage 1.08 V to 1.98 V host side interface. The NVT4557 contains three 1.62 V to 3.6 V level translators to convert the data, RSTn and CLKn signals between a SIM card and a host microcontroller.

The NVT4557 is compliant with all ETSI, IMT-2000 and ISO-7816 SIM/Smart card interface requirements.

# 2 Features and benefits

- Supports clock speed up to 10 MHz clock
- Compliant with all ETSI, IMT-2000 and ISO-7816 SIM/Smart card interface requirements
- Support SIM card supply voltages with range of 1.62 V to 3.6 V
- Host microcontroller operating voltage range: 1.08 V to 1.98 V
- Automatic level translation of I/O, RSTn and CLKn between SIM card and host side interface with capacitance isolation
- Incorporates shutdown feature for the SIM card signals according to ISO-7816-3
- Automatic enable and disable through  $V_{\rm CCB}$  (Enable pin on NVT4557HK 10 pin package only)
- Integrated pull-up and pull-down resistors: no external resistors required
- Integrated EMI filters suppress higher harmonics of digital I/Os
- Integrated 8 kV ESD protection according to IEC 61000-4-2, level 4 on  $V_{CCB}$  or any of the card side pins. External ESD diodes are not required.
- Level shifting buffers keep ESD stress away from the host (zero-clamping concept)
- Pb-free, Restriction of Hazardous Substances (RoHS) compliant and free of halogen and antimony (Dark Green compliant)
- Available in 9-pin WLCSP package in 0.3 mm pitch and 10-pin XQFN10 package with 0.4 mm pitch

# 3 Applications

- NVT4557 can be used with a range of SIM card attached devices including:
  - Mobile and personal phones
  - Wireless modems
  - SIM card terminals



#### **Ordering information** 4

### Table 1. Ordering information

| Type number Topside |      | Package |                                                                                                     |           |  |  |  |
|---------------------|------|---------|-----------------------------------------------------------------------------------------------------|-----------|--|--|--|
|                     | mark | Name    | Description                                                                                         | Version   |  |  |  |
| NVT4557UK           | 7    | WLCSP9  | wafer level CSP package; 9 bumps (3 x 3); body<br>0.92 mm × 0.92 mm × 0.525 mm with 0.3 mm<br>pitch | SOT2042-2 |  |  |  |
| NVT4557HK           | 57   | XQFN10  | plastic, extremely thin quad flat package; no<br>leads; 10 terminals; body 1.40 x 1.80 x 0.50 mm    | SOT1160-1 |  |  |  |

### Table 2. Ordering options

| Type number | Orderable part<br>number | Package | Packing method                   | Minimum order<br>quantity | Temperature                         |
|-------------|--------------------------|---------|----------------------------------|---------------------------|-------------------------------------|
| NVT4557UK   | NVT4557UKAZ              | WLCSP9  | Reel 13" Q1/T1 DP <sup>[1]</sup> | 20000                     | T <sub>amb</sub> = -40 °C to +85 °C |
| NVT4557HK   | NVT4557HKX               | XQFN10  | Reel 7" Q1/T1 NDP <sup>[2]</sup> | 4000                      | T <sub>amb</sub> = -40 °C to +85 °C |

Find packing information - <u>www.nxp.com/docs/en/packing/SOT2042-2\_118.pdf</u> Find packing information - <u>www.nxp.com/docs/en/packing/SOT1160-1\_115.pdf</u> [1] [2]

#### **Functional diagram** 5



# 6 Pinning information





# 6.1 Pin description

### Table 3. Pin description

| Symbol           | Pinning for<br>WLCSP9 | Pinning for<br>XQFN10 | Туре   | Description                                                                                                                                                                     |
|------------------|-----------------------|-----------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RST_HOST         | A1                    | 1                     | I      | Reset input from host controller.                                                                                                                                               |
| V <sub>CCA</sub> | A2                    | 9                     | supply | Supply voltage for the host controller side input/output pins (CLK_HOST, RST_HOST, IO_HOST). This pin should be bypassed with a 0.1 $\mu$ F ceramic capacitor close to the pin. |
| RST_SIM          | A3                    | 7                     | 0      | Reset output pin for the SIM card.                                                                                                                                              |
| CLK_HOST         | B1                    | 2                     | I      | Clock input from host controller.                                                                                                                                               |
| GND              | B2                    | 8                     | ground | Ground for the SIM card and host controller. Proper grounding and bypassing are required to meet ESD specifications.                                                            |
| CLK_SIM          | B3                    | 6                     | 0      | Clock output pin for the SIM card.                                                                                                                                              |
| IO_HOST          | C1                    | 3                     | I/O    | Host controller bidirectional data input/output. The host output must be on an open-drain driver.                                                                               |

| Symbol           | Pinning for<br>WLCSP9 | Pinning for<br>XQFN10 | Туре   | Description                                                                                                                                                                                                                                              |  |  |  |  |  |
|------------------|-----------------------|-----------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| V <sub>CCB</sub> | C2                    | 4                     | supply | SIM card supply voltage. When $V_{CCB}$ is below the $V_{CCBdisable}$ , the device is disabled. This pin should be bypassed with a 0.1 $\mu F$ ceramic capacitor close to the pin.                                                                       |  |  |  |  |  |
| IO_SIM           | C3                    | 5                     | I/O    | SIM card bidirectional data input/output. The SIM card output must be on an open-drain driver.                                                                                                                                                           |  |  |  |  |  |
| EN               | _                     | 10                    | I      | Host controller driven enable pin. This pin should be HIGH ( $V_{CCA}$ ) for normal operation, and LOW to help avoid race conditions specifically during the shutdown sequence. (Only on 10 pin version - for 9 pin version EN is pulled to $V_{CCA}$ .) |  |  |  |  |  |

### Table 3. Pin description...continued

# 7 Functional description

#### Table 4. Function table

| Supply Voltage   | Supply Voltage   |                       | Input/Out                        | Operational Mode |                                  |  |               |
|------------------|------------------|-----------------------|----------------------------------|------------------|----------------------------------|--|---------------|
| V <sub>CCA</sub> | V <sub>CCB</sub> | EN <sup>[1] [2]</sup> | Host SIM Card                    |                  |                                  |  |               |
| 1.08 V to 1.98 V | 1.62 V to 3.6 V  | Н                     | HOST = SIM Card SIM Card = HOST  |                  | Active                           |  |               |
| 1.08 V to 1.98 V | 1.62 V to 3.6 V  | L                     | See <u>Table 5</u> , Condition B |                  | Shutdown Mode                    |  |               |
| GND              | 1.62 V to 3.6 V  | Х                     | See Table 5, Condit              | Shutdown Mode    |                                  |  |               |
| 1.08 V to 1.98 V | GND              | Х                     | See <u>Table 5</u> , Condition A |                  | See <u>Table 5</u> , Condition A |  | Shutdown Mode |
| GND              | GND              | X                     | See <u>Table 5</u> , Condit      | Shutdown Mode    |                                  |  |               |

[1] H = HIGH voltage level; L = LOW voltage level; X = don't care.

[2] V<sub>IL</sub> and V<sub>IH</sub> are referenced to V<sub>CCA</sub>. The EN can be controlled by an external device limit of V<sub>CCA</sub> + 0.3 V.

#### Table 5. Pin condition

| Pin condition | Condition A Condition B         |                                 |  |  |
|---------------|---------------------------------|---------------------------------|--|--|
| RST_HOST      | 100 kΩ pull low                 | 100 kΩ pull low                 |  |  |
| CLK_HOST      | 100 kΩ pull low                 | 100 kΩ pull low                 |  |  |
| IO_HOST       | 20 k $\Omega$ pull to $V_{CCA}$ | 20 k $\Omega$ pull to $V_{CCA}$ |  |  |
| RST_SIM       | 100 kΩ pull low                 | 400 Ω pull low                  |  |  |
| CLK_SIM       | 100 kΩ pull low                 | 400 Ω pull low                  |  |  |
| IO_SIM        | High Z                          | 400 Ω pull low                  |  |  |

Refer to Figure 1.

## 7.1 Shutdown sequence of NVT4557 (10-pin version only)

The ISO 7816-3 specification specifies the shutdown sequence for the SIM card signals to ensure that the card is properly disabled for power savings. Also during hot swap, the orderly shutdown of these signals helps to avoid any improper write and corruption of data.

When the enable, EN, is asserted LOW, the shutdown sequence is initiated by powering down the RST\_SIM channel. Once the RST\_SIM channel is powered down, CLK\_SIM and IO\_SIM are powered down sequentially one-by-one. An internal pull-down resistor on the SIM pins is used to pull these channels LOW. The shutdown sequence is completed in a few microseconds. It is important that EN is pulled LOW before V<sub>CCA</sub> and V<sub>CCB</sub> supplies go LOW to ensure that the shutdown sequence is properly initiated.



## 7.2 Embedded Enable - 9 pin and 10 pin if Enable is tied to V<sub>CCA</sub>

The device contains an auto-enable feature. If V<sub>CCB</sub> rises above V<sub>CCB\_EN</sub>, the level translator logic is enabled automatically. As soon as V<sub>CCB</sub> drops below the V<sub>CCB\_DIS</sub>, the SIM card side drivers and the level translator logic is disabled. Host side IO pin is configured as input with a 20 k $\Omega$  resistor pulled up to V<sub>CCA</sub>.

When the V<sub>CCB</sub> drops below V<sub>CCB</sub> disable voltage but is still higher than a MOS threshold (e.g., 0.8 V) the pulldown NMOS in the one-directional drive will be off and NMOS controlled by CTL will be on, and the 400  $\Omega$  resistor will keep the card side CLK/RST/ IO low. Additionally the CLK/RST pins on both the Host and Card side have a 100 k $\Omega$  pull down resistor. The 400  $\Omega$  resistor is used for discharge at power off and the 100 k $\Omega$  resister is used for keep RST\_SIM/CLK\_SIM low when V<sub>CCB</sub> below vth.





## 7.3 EMI filter

All input/output driver stages are equipped with EMI filters to reduce interferences towards sensitive mobile communication.

## 7.4 ESD protection

The device has robust ESD protections on all SIM card pins as well as on the  $V_{CCB}$  pin. The architecture prevents any stress for the host: the voltage translator discharges any stress to supply ground.

# 8 Limiting values

### Table 6. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol                   | Parameter                        | Conditions                      | Min       | Max                    | Unit |
|--------------------------|----------------------------------|---------------------------------|-----------|------------------------|------|
| V <sub>CCA</sub>         | host supply voltage              |                                 | GND – 0.5 | 2.4                    | V    |
| V <sub>CCB</sub>         | SIM supply voltage               |                                 | GND – 0.5 | 4.0                    | V    |
| V <sub>I(CLK_HOST)</sub> | input voltage on pin<br>CLK_HOST | input signal voltage, HOST side | GND – 0.5 | V <sub>CCA</sub> + 0.3 | V    |
| V <sub>I(RST_HOST)</sub> | input voltage on pin<br>RST_HOST | input signal voltage, HOST side | GND – 0.5 | V <sub>CCA</sub> + 0.3 | V    |
| V <sub>I(IO_HOST)</sub>  | input voltage on pin<br>IO_HOST  | input signal voltage, HOST side | GND – 0.5 | V <sub>CCA</sub> + 0.3 | V    |
| V <sub>I(CLK_SIM)</sub>  | input voltage on pin<br>CLK_SIM  | input signal voltage, SIM side  | GND – 0.5 | V <sub>CCB</sub> + 0.3 | V    |
| V <sub>I(RST_SIM)</sub>  | input voltage on pin<br>RST_SIM  | input signal voltage, SIM side  | GND – 0.5 | V <sub>CCB</sub> + 0.3 | V    |
| V <sub>I(IO_SIM)</sub>   | input voltage on pin<br>IO_SIM   | input signal voltage, SIM side  | GND – 0.5 | V <sub>CCB</sub> + 0.3 | V    |
| T <sub>stg</sub>         | storage temperature              |                                 | -55       | +125                   | °C   |
| T <sub>amb</sub>         | ambient temperature              |                                 | -40       | +85                    | °C   |

NVT4557 Product data sheet

#### Table 6. Limiting values...continued

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol                                              | Parameter                        | Conditions                                                                             |     | Min   | Max   | Unit |
|-----------------------------------------------------|----------------------------------|----------------------------------------------------------------------------------------|-----|-------|-------|------|
| V <sub>ESD</sub> electrostatic discharge<br>voltage | electrostatic discharge voltage  | IEC 61000-4-2, level 4, all memory cardside pins, $V_{\rm CCB}$ and GND                | [1] |       |       |      |
|                                                     |                                  | contact discharge                                                                      |     | -8    | +8    | kV   |
|                                                     |                                  | air discharge                                                                          | [2] | –15   | +15   | kV   |
|                                                     |                                  | Human Body Model (HBM) JEDEC<br>JESD22-A114F; all pins                                 |     | -2000 | +2000 | V    |
|                                                     |                                  | Charge Device Model (CDM) JEDEC<br>JESD22-C101E; all pins                              |     | -500  | +500  | V    |
| I <sub>lu(IO)</sub>                                 | input/output latch-up<br>current | JESD 78B: $-0.5 \times V_{CC} < V_{I} < 1.5 \times V_{CC};$<br>T <sub>j</sub> < 125 °C |     | -100  | +100  | mA   |

[1] All system level tests are performed with the application-specific capacitors connected to the supply pins V<sub>SUPPLY</sub>, V<sub>LDO</sub> and V<sub>CCA</sub>.

[1] The IEC 61000-4-2 standards are defined so that each level is considered equivalent - a Level 4 contact discharge of 8 kV is considered equivalent to a 15 kV air discharge. Air discharge is provided for information only and was not tested. Per IEC61000-4-2: Contact discharge is the preferred test method, air discharges shall be used where contact discharge cannot be applied. Please refer to AN10897: A guide to designing for ESD and EMC and AN11267: EMC and system level ESD design guidelines for LCD drivers for more information on ESD testing and ESD design techniques.

# 9 Characteristics

#### Table 7. Supplies

1.62 V  $\leq$  V<sub>CCB</sub>  $\leq$  3.6 V; 1.08 V  $\leq$  V<sub>CCA</sub>  $\leq$  1.98 V; T<sub>amb</sub> = -40 °C to +85 °C; unless otherwise specified.

| Symbol                          | Parameter          | Conditions                                                                                                          |     | Min  | Тур <sup>[1]</sup> | Max                    | Unit |
|---------------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------|-----|------|--------------------|------------------------|------|
| V <sub>CCA</sub>                | supply voltage     |                                                                                                                     |     | 1.08 | _                  | 1.98                   | V    |
| I <sub>CCA</sub> supply current | supply current     | operating mode; $f_{CLK\_HOST}$ = 1 MHz, EN = $V_{CCA}$                                                             |     | _    | 5                  | 10                     | μA   |
|                                 |                    | Quiescent current; EN = V <sub>CCA</sub> ,<br>IO_HOST = V <sub>CCA</sub> and CLK_HOST =<br>GND                      |     |      | 0.01               | 1                      | μΑ   |
|                                 |                    | shutdown mode; EN = GND                                                                                             | [2] | _    | _                  | 1                      | μA   |
| V <sub>CCB</sub>                | SIM supply voltage |                                                                                                                     |     | 1.62 | _                  | 3.6                    | V    |
| I <sub>CCB</sub>                | SIM supply current | operating mode; $f_{CLK\_HOST} = 1$ MHz, EN<br>= V <sub>CCA</sub> , C <sub>I</sub> = 50 pF V <sub>CCB</sub> = 3.6 V |     |      | 300                | 350                    | μA   |
|                                 |                    | Quiescent current; EN = V <sub>CCA</sub> ,<br>IO_HOST and CLK_HOST = GND                                            |     |      | 3.7                | 10                     | μA   |
|                                 |                    | shutdown mode; EN = GND                                                                                             | [2] |      | _                  | 1                      | μA   |
| VI                              | input voltage      | host side                                                                                                           | [3] | -0.3 | —                  | V <sub>CCA</sub> + 0.3 | V    |
|                                 |                    | sim card side                                                                                                       |     | -0.3 | _                  | V <sub>CCB</sub> + 0.3 | V    |

[1] Typical values measured at 25 °C.

[2] EN pin not featured on 9 pin version and is pulled internally to  $V_{CCA}$ 

[3] The voltage must not exceed 1.98 V steady state.

### SIM card interface level translator with EMI filter and ESD protection





NVT4557 Product data sheet

### Table 8. Static characteristics

1.62 V  $\leq$  V<sub>CCB</sub>  $\leq$  3.6 V; 1.08 V  $\leq$  V<sub>CCA</sub>  $\leq$  1.98 V; T<sub>amb</sub> = -40 °C to +85 °C; unless otherwise specified.

| Symbol               | Parameter                        | Conditions                                                |     | Min                    | Тур <sup>[1]</sup> | Max                      | Unit |
|----------------------|----------------------------------|-----------------------------------------------------------|-----|------------------------|--------------------|--------------------------|------|
| Automatic            | enable feature: V <sub>CCB</sub> | 1                                                         |     |                        |                    | 1                        | _    |
| V <sub>CCB_EN</sub>  | device enable voltage level      | $V_{CCA} \ge 1.0 \text{ V}, V_{CCB} \text{ rising edge}$  |     | 1.62                   | _                  | -                        | V    |
| V <sub>CCB_DIS</sub> | device disable voltage level     | $V_{CCA} \ge 1.0 \text{ V}, V_{CCB} \text{ falling edge}$ |     | -                      | _                  | 0.8                      | V    |
| Hardware             | enable pin                       |                                                           |     |                        |                    |                          |      |
| V <sub>IH</sub>      | HIGH-level input voltage         | EN pin                                                    |     | 0.7 × V <sub>CCA</sub> | _                  | -                        | V    |
| V <sub>IL</sub>      | LOW-level input voltage          | EN pin                                                    |     | -                      | _                  | $0.3 \times V_{CCA}$     | V    |
| Level shift          | er                               |                                                           |     | 1                      |                    | 1                        |      |
| V <sub>IH</sub>      | HIGH-level input                 | IO_HOST, RST_HOST, CLK_HOST                               |     |                        |                    |                          | _    |
|                      | voltage                          | 1.08 V ≤ V <sub>CCA</sub> < 1.98 V                        | [2] | 0.7 × V <sub>CCA</sub> | _                  | —                        | V    |
|                      |                                  | IO_SIM                                                    | [2] | 0.7 × V <sub>CCB</sub> | _                  | —                        | V    |
| V <sub>IL</sub>      | LOW-level input                  | IO_HOST, RST_HOST, CLK_HOST                               | [2] | —                      | _                  | 0.3 × V <sub>CCA</sub>   | V    |
| voltage              | voltage                          | IO_SIM                                                    | [2] | —                      | _                  | 0.3 × V <sub>CCB</sub>   | V    |
| R <sub>PU</sub>      | pull-up resistance               | IO_SIM connected to V <sub>CCB</sub>                      | [3] | 14                     | 20                 | 26                       | kΩ   |
|                      |                                  | IO_HOST connected to V <sub>CCA</sub>                     | [3] | 14                     | 20                 | 26                       | kΩ   |
| V <sub>OH</sub>      | HIGH-level output                | RST_SIM, CLK_SIM; I <sub>OH</sub> = -1 mA                 | [2] | 0.8 × V <sub>CCB</sub> | _                  | V <sub>CCB</sub>         | V    |
|                      | voltage                          | IO_SIM; I <sub>OH</sub> = -10 μA                          | [2] | $0.8 \times V_{CCB}$   | _                  | V <sub>CCB</sub>         | V    |
|                      |                                  | IO_HOST; I <sub>OH</sub> = -8 μA                          | [2] | $0.8 \times V_{CCA}$   | _                  | V <sub>CCA</sub>         | V    |
| V <sub>OL</sub>      | LOW-level output                 | RST_SIM, CLK_SIM; I <sub>OL</sub> = 1 mA                  | [2] | 0                      | _                  | 0.125 × V <sub>CCB</sub> | mV   |
|                      | voltage                          | IO_SIM; I <sub>OL</sub> = 1 mA                            | [2] | 0                      | _                  | 0.125 × V <sub>CCB</sub> | mV   |
|                      |                                  | IO_HOST; I <sub>OL</sub> = 1 mA                           | [2] | 0                      | _                  | 0.25 × V <sub>CCA</sub>  | mV   |
| R <sub>pd</sub>      | pull-down resistance             | CLK_HOST/SIM, RST_HOST/SIM                                | [4] | 70                     | 100                | 130                      | kΩ   |
| EMI filter           |                                  | 1                                                         |     | 1                      |                    | 1                        |      |
| R <sub>s</sub>       | series resistance                | IO_SIM; R1 tolerance ± 30 % <sup>[5]</sup>                | [2] | —                      | 30                 | —                        | Ω    |
|                      |                                  | RST_SIM; R1 tolerance ± 30 % <sup>[5]</sup>               |     | —                      | 30                 | —                        | Ω    |
|                      |                                  | CLK_SIM; R1 tolerance ± 30 % <sup>[5]</sup>               | [2] | —                      | 30                 | _                        | Ω    |
| C <sub>io</sub>      | input/output                     | IO_SIM                                                    | [2] | —                      | 8.5                | _                        | pF   |
|                      | capacitance                      | RST_SIM                                                   |     | —                      | 8.5                | _                        | pF   |
|                      |                                  | CLK_SIM                                                   | [2] | —                      | 8.5                | _                        | pF   |

[1] [2] [3]

Typical values measured at 25 °C.  $V_{IL}$ ,  $V_{IH}$  depend on the individual supply voltage per interface. See <u>Figure 12</u> for details. EN pin not featured on 9 pin version and is pulled internally to V<sub>CCA</sub> Guaranteed by design [4] [5]

#### Table 9. Dynamic characteristics

 $1.62 \text{ V} \le \text{V}_{CCB} \le 3.6 \text{ V}$ ;  $1.08 \text{ V} \le \text{V}_{CCA} \le 1.98 \text{ V}$ ;  $f_{clk} = f_{io} = 1 \text{ MHz}$ ;  $T_{amb} = -40 \text{ °C to } +85 \text{ °C}$ ; unless otherwise specified. Refer to Figure 10.

| Symbol                        | Parameter                               | Conditions                                                           |     | Min | Тур | Max | Unit |
|-------------------------------|-----------------------------------------|----------------------------------------------------------------------|-----|-----|-----|-----|------|
| <b>V</b> <sub>CCA</sub> = 1.8 | 3 V; V <sub>CCB</sub> = 3.0 V; SIM card | $I_{C_{L}} \le 30 \text{ pF}; \text{ host } C_{L} \le 10 \text{ pF}$ |     |     |     |     |      |
| t <sub>PD</sub>               | propagation delay                       | I/O channel; SIM card side to host side                              |     | —   | 8   | 15  | ns   |
|                               |                                         | all channels; host side to SIM card side                             |     | —   | 8   | 15  | ns   |
| t <sub>t</sub>                | transition time                         |                                                                      |     | —   | _   | 10  | ns   |
| t <sub>sk(o)</sub>            | output skew time                        | between channels; IO_SIM and CLK_SIM                                 | [1] | —   | 2   | _   | ns   |
| f <sub>clk</sub>              | clock frequency                         | CLK_SIM <sup>[2]</sup>                                               |     | —   | _   | 10  | MHz  |
| <b>V</b> <sub>CCA</sub> = 1.2 | 2 V; V <sub>CCB</sub> = 1.8 V; SIM card | $I_{C_{L}} \le 30 \text{ pF}; \text{ host } C_{L} \le 10 \text{ pF}$ |     |     |     | 1   |      |
| t <sub>PD</sub>               | propagation delay                       | I/O channel; SIM card side to host side                              |     | _   | 15  | 25  | ns   |
|                               |                                         | all channels; host side to SIM card side                             |     | —   | 15  | 25  | ns   |
| t <sub>t</sub>                | transition time                         |                                                                      |     | —   | _   | 10  | ns   |
| t <sub>sk(o)</sub>            | output skew time                        | between channels; IO_SIM and CLK_SIM                                 | [1] | —   | 2   | -   | ns   |
| f <sub>clk</sub>              | clock frequency                         | CLK_SIM <sup>[2]</sup>                                               |     | -   | _   | 10  | MHz  |

[1] Skew between any two outputs of the same package switching in the same direction with the same C<sub>L</sub>.

[2] Guaranteed by design

# 9.1 Waveforms



# **10** Application information

The application circuit for the NVT4557, which shows the typical interface with a SIM card, is shown in Figure 11.



## 10.1 Input/output capacitor considerations

It is recommended that a 1  $\mu$ F and 100 nF capacitors having low Equivalent Series Resistance (ESR) are used respectively at V<sub>CCA</sub> and V<sub>CCB</sub> input terminals of the device. X5R and X7R type multi-layer ceramic capacitors (MLCC) are preferred because they have minimal variation in value and ESR over temperature. The maximum ESR should be < 500 m $\Omega$  (50 m $\Omega$  typical).

## 10.2 Layout consideration

The capacitors should be placed directly at the terminals and ground plane. It is recommended to design the PCB so that the  $V_{CCA}$  and  $V_{CCB}$  pins are bypassed with a capacitor with each ground returning to a common node at the GND pin of the device such that ground loops are minimized.

Additional information can be found in AN13158 NVT4858/NVT4557 voltage-level translator layout guideline.

## **10.3** Level translator stage

The architecture of the device I/O channel is shown in Figure 12. The device does not require an extra input signal to control the direction of data flow from host to SIM or from SIM to host. As a change of driving direction is just possible when both sides are in HIGH state, the control logic is recognizing the first falling edge granting it control about the other signal side. During a rising edge signal, the non-driving output is driven by a one-shot circuit to accelerate the rising edge. In case of a communication error or some other unforeseen incident that would drive both connected sides to be drivers at the same time, the internal logic automatically prevents stuck-at situation, so both I/Os will return to HIGH level once released from being driven LOW.

The channels RST and CLK just contain single direction drivers without the holding mechanism of the I/O channel, as these are just driven from the host to the card side.

# **NXP Semiconductors**

# NVT4557

## SIM card interface level translator with EMI filter and ESD protection



# 11 Package outline





SIM card interface level translator with EMI filter and ESD protection

Figure 14. Package outline WLCSP9 (SOT2042-2) solder mask opening pattern

# WLCSP-9 1/0 0.92 X 0.92 X 0.38 PKG, 0.3 PITCH (BACKSIDE COATING INCLUDED) SOT2042-2 2X 0.3 -(9X ø0.17) 2X 0.3 PACKAGE OUTLINE PCB DESIGN GUIDELINES - I/O PADS AND SOLDERABLE AREA THIS SHEET SERVES ONLY AS A GUIDELINE TO HELP DEVELOP A USER SPECIFIC SOLUTION. DEVELOPMENT EFFORT WILL STILL BE REQUIRED BY END USERS TO OPTIMIZE PCB MOUNTING PROCESSES AND BOARD DESIGN IN ORDER TO MEET INDIVIDUAL/SPECIFIC REQUIREMENTS. © NXP B.V. ALL RIGHTS RESERVED 18 MAY 2021 DATE: MECHANICAL OUTLINE PRINT VERSION NOT TO SCALE STANDARD DRAWING NUMBER: REVISIO NON JEDEC 98ASA01779D X0 3 OF 5

SIM card interface level translator with EMI filter and ESD protection

Figure 15. Package outline WLCSP9 (SOT2042-2) I/O pads and solderable area





## **NXP Semiconductors**

# NVT4557

### SIM card interface level translator with EMI filter and ESD protection

WLCSP-9 I/O 0.92 X 0.92 X 0.38 PKG, 0.3 PITCH (BACKSIDE COATING INCLUDED) SOT2042-2 NOTES: 1. ALL DIMENSIONS IN MILLIMETERS. 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. 3. PIN A1 FEATURE SHAPE, SIZE AND LOCATION MAY VARY. /4. MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM C. /5. datum c, the seating plane, is determined by the spherical crowns of the solder balls. 6. THIS PACKAGE HAS A BACK SIDE COATING THICKNESS OF 0.025. © NXP B.V. ALL RIGHTS RESERVED DATE: 18 MAY 2021 REVISION: PAGE: MECHANICAL OUTLINE PRINT VERSION NOT TO SCALE STANDARD DRAWING NUMBER REVISIO NON JEDEC 98ASA01779D X0 5 OF 5 Figure 17. Package outline WLCSP9 (SOT2042-2) notes

### SIM card interface level translator with EMI filter and ESD protection



# 12 PCB layout



# 13 Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

## 13.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

## 13.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- Board specifications, including the board finish, solder masks and vias
- Package footprints, including solder thieves and orientation
- · The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

## 13.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- · Solder bath specifications, including temperature and impurities

## 13.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 20</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 10 and Table 11

| Package thickness (mm) | Package reflow temperature (°C) |       |  |  |
|------------------------|---------------------------------|-------|--|--|
|                        | Volume (mm <sup>3</sup> )       |       |  |  |
|                        | < 350                           | ≥ 350 |  |  |
| < 2.5                  | 235                             | 220   |  |  |
| ≥ 2.5                  | 220 220                         |       |  |  |

Table 10. SnPb eutectic process (from J-STD-020D)

| Table 11 | l ead-free | nrocess | (from    | J-STD-020D) |  |
|----------|------------|---------|----------|-------------|--|
|          | Leau-nee   | process | (110111) | J-J1D-020D) |  |

| Package thickness (mm) Package reflow temperature (°C) |                           |                          |        |  |
|--------------------------------------------------------|---------------------------|--------------------------|--------|--|
|                                                        | Volume (mm <sup>3</sup> ) | plume (mm <sup>3</sup> ) |        |  |
|                                                        | < 350                     | 350 to 2000              | > 2000 |  |
| < 1.6                                                  | 260                       | 260                      | 260    |  |
| 1.6 to 2.5                                             | 260                       | 250                      | 245    |  |
| > 2.5                                                  | 250                       | 245                      | 245    |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see <u>Figure 20</u>.

### SIM card interface level translator with EMI filter and ESD protection



For further information on temperature profiles, refer to Application Note *AN10365 "Surface mount reflow soldering description"*.

# 14 Abbreviations

| Table 12. Abbreviations |                                            |  |  |
|-------------------------|--------------------------------------------|--|--|
| Acronym                 | Description                                |  |  |
| CDM                     | Charged-Device Model                       |  |  |
| DP                      | Dry Pack                                   |  |  |
| ESD                     | ElectroStatic Discharge                    |  |  |
| ESR                     | Equivalent Series Resistance               |  |  |
| HBM                     | Human Body Model                           |  |  |
| I/O                     | Input/Output                               |  |  |
| LDO                     | Low DropOut regulator                      |  |  |
| PCB                     | Printed-Circuit Board                      |  |  |
| PMOS                    | Positive-channel Metal-Oxide Semiconductor |  |  |
| SIM                     | Subscriber Identification Module           |  |  |

# 15 Revision history

| Document ID    | Release date                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Data sheet status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Change notice                                                                                                                                                                                                                                                                                  | Supersedes                                                                                                                                                                                                                                     |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NVT4557 v.2.1  | 20211112                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Product data sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | CIN 202111014I                                                                                                                                                                                                                                                                                 | NVT4557 v.2.0                                                                                                                                                                                                                                  |
| Modifications  | sheet.<br><u>Section 2</u> , rev<br>10 pin packag<br><u>Section 4</u> , Ta<br><u>Section 4</u> , Ta<br>added "DP" to<br>NVT4557HK.<br><u>Section 9</u> , Ta<br><u>Section 9</u> , Ta<br><u>I<sub>CCA</sub>: revise<br/>after "EN =<br/><u>I<sub>CCB</sub>: revise<br/>"300", revise<br/>revised the<br/><u>Section 9</u>, Fig<br/><u>Section 9</u>, Ta<br/><u>V<sub>CCB</sub>=N: revise</u><br/><u>V<sub>CCB</sub>=N: revise</u><br/><u>V<sub>CCB</sub>=N: revise</u><br/><u>V<sub>IL</sub>: revised</u><br/><u>V<sub>IL</sub>: revised</u><br/><u>V<sub>OH</sub>: revise</u><br/><u>-10 µA to -1</u><br/><u>Rpd</u>: remove</u></u> | vised "Automatic enable and<br>ge only)" adding parenthetic<br>ble 1 revised the topside m<br>ble 2 revised orderable part<br>o the packing method, and<br><u>Table 3</u> , added "(Only on 10<br>otion for Symbol "EN".<br>ble 7, revised as follows:<br>ed the conditions, adding "V<br>sed the conditions, adding "V<br>sed the Max value from "30"<br>el <sub>CCB</sub> Max value from "4.2"<br>gure 8, revised the figure ar<br>ble 8, revised as follows:<br>evised Min, Typ, and Max va<br>evised Min, Typ, and Max va<br>emoved row.<br>d the conditions.<br>d the conditions. | d disable through V <sub>c</sub><br>cal comment to the f<br>arking for NVT4557<br>t number from "NTV<br>added "NDP" to the<br>p pin version - for 9 p<br>$V_{CCA}$ " after "IO_HO<br>$T_{CCB} = 3.6$ V", revise<br>' to "350", added ne<br>to "10".<br>ad added new Figure<br>alues.<br>alues. | UK from "557" to "7".<br>4557UKJ" to "NTV4557UKAZ",<br>packing method for<br>bin version EN is pulled to V <sub>CCA</sub> .)'<br>ST" and added new footnote<br>d the Typ value from "20" to<br>w footnote after "EN = GND" and<br><u>9 9</u> . |
| NVT4557 v.2.0  | 20210915                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Product data sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _                                                                                                                                                                                                                                                                                              | NVT4557 v.1.0                                                                                                                                                                                                                                  |
| Modifications: | <ul> <li>Added NVT4557UK</li> <li><u>Table 6</u>: Corrected V<sub>I</sub> to be consistent with V<sub>I</sub> in recommended values table; added note to air discharge ESD</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                |
| NVT4557 v.1.0  | 20210421                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Product data sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _                                                                                                                                                                                                                                                                                              | _                                                                                                                                                                                                                                              |

### Table 13. Revision history

# 16 Legal information

## 16.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

# 16.2 Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

# 16.3 Disclaimers

Limited warranty and liability - Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without

notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

 $\ensuremath{\mathsf{Applications}}$  — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever

customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

# 16.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.

## SIM card interface level translator with EMI filter and ESD protection

# **Tables**

| Tab. 1. | Ordering information | 2 |
|---------|----------------------|---|
| Tab. 2. | Ordering options     | 2 |
| Tab. 3. | Pin description      | 3 |
| Tab. 4. | Function table       | 4 |
| Tab. 5. | Pin condition        | 4 |
|         | Limiting values      |   |
|         | Supplies             |   |

# **Figures**

| Fig. 1.  | Functional diagram                           | 2  |
|----------|----------------------------------------------|----|
| Fig. 2.  | Bump configuration for WLCSP9                | 3  |
| Fig. 3.  | Bump mapping for WLCSP9                      | 3  |
| Fig. 4.  | Pin configuration for XQFN10                 | 3  |
| Fig. 5.  | Shutdown sequence for RST_SIM, CLK_          |    |
|          | SIM, IO_SIM and VCCA/VCCB of                 |    |
|          | NVT4557 SIM card translator                  | 5  |
| Fig. 6.  | RST/CLK voltage level translation            |    |
|          | architecture                                 | 5  |
| Fig. 7.  | IO voltage level translation architecture    | 6  |
| Fig. 8.  | Operating Mode Current over Frequency-       |    |
|          | Host side                                    | 8  |
| Fig. 9.  | Operating Mode Current over Frequency -      |    |
|          | Card side                                    | 8  |
| Fig. 10. | Data input to data output propagation delay  |    |
|          | times                                        | 10 |
| Fig. 11. | NVT4557 application circuit interfacing with |    |
|          | typical SIM card                             | 11 |

| Tab. 9.<br>Tab. 10.<br>Tab. 11. | Static characteristics |
|---------------------------------|------------------------|
| Tab. 12.                        | Abbreviations23        |
| Tab. 13.                        | Revision history24     |

| Fig. 12. | Automatic direction control level translator                                        |
|----------|-------------------------------------------------------------------------------------|
| Fig. 13. | for HIGH-level direction change interfaces 12<br>Package outline WLCSP9 (SOT2042-2) |
| Fig. 14. | Package outline WLCSP9 (SOT2042-2)                                                  |
|          | solder mask opening pattern14                                                       |
| Fig. 15. | Package outline WLCSP9 (SOT2042-2) I/O                                              |
|          | pads and solderable area15                                                          |
| Fig. 16. | Package outline WLCSP9 (SOT2042-2)                                                  |
|          | solder paste stencil16                                                              |
| Fig. 17. | Package outline WLCSP9 (SOT2042-2)                                                  |
|          | notes17                                                                             |
| Fig. 18. | Package outline XQFN10 (SOT1160-1)                                                  |
| Fig. 19. | SOT1160-1 (XQFN10) footprint information                                            |
|          | for reflow soldering19                                                              |
| Fig. 20. | Temperature profiles for large and small                                            |
|          | components22                                                                        |
|          |                                                                                     |

## SIM card interface level translator with EMI filter and ESD protection

# Contents

| 1    | General description                   | 1  |
|------|---------------------------------------|----|
| 2    | Features and benefits                 | 1  |
| 3    | Applications                          | 1  |
| 4    | Ordering information                  | 2  |
| 5    | Functional diagram                    | 2  |
| 6    | Pinning information                   | 3  |
| 6.1  | Pin description                       | 3  |
| 7    | Functional description                | 4  |
| 7.1  | Shutdown sequence of NVT4557 (10-pin  |    |
|      | version only)                         | 4  |
| 7.2  | Embedded Enable - 9 pin and 10 pin if |    |
|      | Enable is tied to VCCA                | 5  |
| 7.3  | EMI filter                            |    |
| 7.4  | ESD protection                        | 6  |
| 8    | Limiting values                       |    |
| 9    | Characteristics                       | 7  |
| 9.1  | Waveforms                             |    |
| 10   | Application information               | 10 |
| 10.1 | Input/output capacitor considerations | 11 |
| 10.2 | Layout consideration                  | 11 |
| 10.3 | Level translator stage                | 11 |
| 11   | Package outline                       | 13 |
| 12   | PCB layout                            | 19 |
| 13   | Soldering of SMD packages             | 20 |
| 13.1 | Introduction to soldering             |    |
| 13.2 | Wave and reflow soldering             |    |
| 13.3 | Wave soldering                        |    |
| 13.4 | Reflow soldering                      |    |
| 14   | Abbreviations                         | 23 |
| 15   | Revision history                      |    |
| 16   | Legal information                     | 25 |
|      |                                       |    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2021.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 12 November 2021 Document identifier: NVT4557