# PXI-5154 Specifications



# Contents

# PXI-5154 Specifications

#### **Definitions**

Warranted specifications describe the performance of a model under stated operating conditions and are covered by the model warranty. Warranted specifications account for measurement uncertainties, temperature drift, and aging. Warranted specifications are ensured by design or verified during production and calibration.

**Characteristics** describe values that are relevant to the use of the model under stated operating conditions but are not covered by the model warranty.

- Typical specifications describe the performance met by a majority of models.
- **Nominal** specifications describe an attribute that is based on design, conformance testing, or supplemental testing.
- Measured specifications describe the measured performance of a representative model.

Specifications are **Typical** unless otherwise noted.

#### **Conditions**

Specifications are valid under the following conditions unless otherwise noted.

- All filter settings.
- All impedance selections.
- Sample clock set to 1 GS/s.
- Real-Time Interleaved Sampling (TIS) mode provides a 2 GS/s real-time sample rate for a single channel.
- The module is warmed up for 15 minutes at ambient temperature.
- Self-calibration is completed after warm-up period.

- Calibration cycle is maintained.
- The PXI/PCI chassis fan speed is set to HIGH, the foam fan filters are removed if present, and the empty slots contain slot blockers and filler panels. For more information about cooling, refer to the **Maintain Forced-Air Cooling Note to Users**.

#### Vertical

# Analog Input (Channel 0 and Channel 1)

| Number of channels | Two (simultaneously sampled) |
|--------------------|------------------------------|
| Connectors         | BNC                          |

# Impedance and Coupling

| Input impedance                    | 50 Ω ± 2 Ω          |
|------------------------------------|---------------------|
| Voltage Standing Wave Ratio (VSWR) | 1.27<br>DC to 1 GHz |
| Input coupling                     | AC, DC, GND         |

# **Voltage Levels**

| Full scale (FS) input ranges (V <sub>pk-pk</sub> ) | 0.1 V |
|----------------------------------------------------|-------|
|                                                    | 0.2 V |
|                                                    | 0.5 V |
|                                                    | 1 V   |
|                                                    |       |

|                        | 2 V                        |
|------------------------|----------------------------|
|                        | 5 V                        |
| Maximum input overload | 7 V RMS with  Peaks  ≤10 V |

# Accuracy

| Resolution                                      | 8 bits                                          |                                          |  |
|-------------------------------------------------|-------------------------------------------------|------------------------------------------|--|
| DC accuracy <sup>[1]</sup>                      |                                                 |                                          |  |
| 0.1 V to 1 V input rang                         | ge                                              | ±(1.0% of input + 1.3% of FS), typical   |  |
|                                                 |                                                 | ±(2.2% of input + 1.8% of FS), warranted |  |
| 2 V to 5 V input range                          |                                                 | ±(1.4% of input + 1.3% of FS), typical   |  |
|                                                 |                                                 | ±(2.9% of input + 1.8% of FS), warranted |  |
| DC drift <sup>[2]</sup>                         | ±(0.14% of input + 0.05% of FS) per °C, nominal |                                          |  |
| Crosstalk                                       |                                                 |                                          |  |
| CH 0 to/from CH 1 <sup>[3]</sup>                |                                                 | <-80 dB at 10 MHz                        |  |
|                                                 |                                                 | <-60 dB at 100 MHz                       |  |
| External trigger to CH 0 or CH 1 <sup>[4]</sup> |                                                 | <-80 dB at 10 MHz                        |  |
|                                                 |                                                 | <-70 dB at 100 MHz                       |  |
|                                                 |                                                 |                                          |  |

# **Bandwidth and Transient Response**

| Bandwidth (-3 dB)[5],[6]      | 1 GHz minimum <sup>[7]</sup> , warranted |
|-------------------------------|------------------------------------------|
| Rise/fall time <sup>[6]</sup> | 428 ps                                   |
| Bandwidth limit filter        | 20 MHz noise filter                      |
| AC coupling cutoff (-3 dB)[8] | 114 kHz                                  |

Figure 1. PXI-5154 Frequency Response, 5  $\rm V_{pk-pk}$  through 0.1  $\rm V_{pk-pk}$  Input Ranges, Measured



Figure 2. PXI-5154 Frequency Response, 5  $\rm V_{pk-pk}$  through 0.1  $\rm V_{pk-pk}$  Input Ranges, Measured





Figure 3. PXI-5154 Step Response, 5  $\rm V_{pk-pk}$  through 0.1  $\rm V_{pk-pk}$  Input Ranges, Measured

# **Spectral Characteristics**

| ENOB <sup>[9]</sup>                              |          |     |
|--------------------------------------------------|----------|-----|
| Noise filter on                                  |          | 7.3 |
| Noise filter off                                 |          | 6.7 |
| Signal to noise distortion (SINAD) <sup>[9</sup> | <u>1</u> |     |
| Noise filter on                                  | 45 dB    |     |
|                                                  |          |     |
| Noise filter off                                 | 41 dB    |     |

Figure 4. PXI-5154 Dynamic Performance, 2  $\rm V_{pk-pk}$  Input Range, 100 MHz Input Signal, Measured



Figure 5. PXI-5154 TIS Dynamic Performance, 2  $\rm V_{pk-pk}$  Input Range, 100 MHz Input Signal, Measured



#### Noise

| Range (V <sub>pk-pk</sub> ) | Noise Filter On | Noise Filter Off | Noise Filter On TIS Mode | Noise Filter Off TIS Mode |
|-----------------------------|-----------------|------------------|--------------------------|---------------------------|
| 0.1                         | 0.37% FS        | 0.44% FS         | 0.41% FS                 | 0.71% FS                  |
| 0.2 to 5                    | 0.32% FS        | 0.32% FS         | 0.41% FS                 | 0.41% FS                  |

Table 1. RMS Noise[10]

| Channel-to-channel skew | <140 ps |
|-------------------------|---------|
|                         |         |

#### Horizontal

### Sample Clock

**Sources** 

Internal Onboard clock (internal VCSO)[11]

External PFI 0 (front panel SMB connector)

Timebase frequency 1 GHz [12]

# Onboard Clock (Internal VCSO)

Sample rate range

Real-time sampling (single shot)<sup>[13]</sup> 15.26 kS/s to 1 GS/s

TIS<sup>[14]</sup> mode (single shot) 2 GS/s (single channel only)

Random interleaved sampling (RIS)  $mode^{[15]}$  2 GS/s to 20 GS/s in increments of 1 GS/s (repetitive waveforms only)

**Timebase accuracy** 

Not phase-locked to Reference ±30 ppm within ±3 °C of external calibration temperature,

plus an additional ±7 ppm per °C outside of ±3 °C of external clock

calibration temperature, warranted

Phase-locked to Reference Equal to the Reference clock accuracy<sup>[16]</sup>

clock

Sample clock delay range ±1 Sample clock period

| Sample clock delay/adjustment resolution | ≤5 ps |
|------------------------------------------|-------|
|                                          |       |

# External Sample Clock

| Sources                         | PFI 0 (front panel SMB connector) |
|---------------------------------|-----------------------------------|
| Frequency range <sup>[17]</sup> | 350 MHz to 1 GHz                  |
| Duty cycle tolerance            | 45% to 55%                        |

# Phase-Locked Loop (PLL) Reference Clock

| Sources                               | PXI_CLK10 (PXI backplane connector) |
|---------------------------------------|-------------------------------------|
|                                       | PFI 0 (front panel SMB connector)   |
| Frequency range[18]                   | 5 MHz to 20 MHz in 1 MHz increments |
|                                       | Default: 10 MHz                     |
| Duty cycle tolerance                  | 45% to 55%                          |
| Exported Reference Clock destinations | PXI_Trig <07> (backplane connector) |
|                                       | PFI 1 (front panel SMB connector)   |

# Sample Clock and Reference Clock Input (PFI 0, Front Panel Connector)

| Input voltage range | Sine wave: 0.65 V <sub>pk-pk</sub> to 2.8 V <sub>pk-pk</sub> |  |
|---------------------|--------------------------------------------------------------|--|
|                     |                                                              |  |
|                     |                                                              |  |

|                        | (0 dBm to 13 dBm)          |
|------------------------|----------------------------|
| Maximum input overload | 7 V RMS with  Peaks  ≤10 V |
| Impedance              | 50 Ω                       |
| Coupling               | AC                         |

# Reference Clock Output (PFI 1, Front Panel Connector)

| Output impedance      | 50 Ω                                  |
|-----------------------|---------------------------------------|
| Logic type            | 3.3 V CMOS, except when exporting 5 V |
| Maximum drive current | ±24 mA                                |

# Trigger

| Trigger types <sup>[19]</sup> | Edge       |
|-------------------------------|------------|
|                               | Window     |
|                               | Hysteresis |
|                               | Video      |
|                               | Digital    |
|                               | Immediate  |
|                               | Software   |
|                               |            |
| Trigger sources               | CH 0       |
|                               |            |

|                                                              | CH 1                                                                 |                                       |
|--------------------------------------------------------------|----------------------------------------------------------------------|---------------------------------------|
|                                                              | TRIG                                                                 |                                       |
| PFI <01>                                                     |                                                                      |                                       |
| RTSI <06>                                                    |                                                                      |                                       |
|                                                              | Software                                                             |                                       |
| Time resoluti                                                | on                                                                   |                                       |
| Onboard clock, time-to-digital conversion circuit (TDC) on 5 |                                                                      | 5 ps                                  |
| Onboard clock, TDC off                                       |                                                                      | 1 ns                                  |
| External clock, TDC off                                      |                                                                      | External clock period                 |
| Minimum rea                                                  | rm time <sup>[20]</sup>                                              |                                       |
| TDC on                                                       | 8 μs                                                                 |                                       |
| TDC off 1 µs                                                 |                                                                      |                                       |
| Holdoff                                                      | From rearm time up to $[(2^{32} - 1) \times $ Sample Clock           | c Period]                             |
| Trigger delay                                                | From 0 up to [(2 <sup>35</sup> - 1) - <b>Posttrigger Samples</b> ] × | (1 / <b>Sample Rate</b> ), in seconds |

# **Analog Trigger**

| Trigger types | Edge   |
|---------------|--------|
|               | Window |
|               |        |
|               |        |

| CH 0 (front panel BNC connector)  CH 1 (front panel BNC connector)  TRIG (front panel BNC connector)  100% FS  ±5 V |
|---------------------------------------------------------------------------------------------------------------------|
| TRIG (front panel BNC connector)  100% FS                                                                           |
| 100% FS                                                                                                             |
|                                                                                                                     |
|                                                                                                                     |
| ±5 V                                                                                                                |
|                                                                                                                     |
| 8 bits (1 in 256)                                                                                                   |
| RIG (External trigger) 10% FS, DC to 300 MHz, Warranted<br>15% FS, >300 MHz to 700 MHz, Typica                      |
|                                                                                                                     |
| 5% FS up to 10 MHz, warranted                                                                                       |
| 1 V (±10% FS) up to 10 MHz, warranted                                                                               |
|                                                                                                                     |
| ≤14 ps RMS, typical                                                                                                 |
| ≤14 ps RMS, typical 20 ps RMS maximum                                                                               |
|                                                                                                                     |
|                                                                                                                     |

| High frequency (HF) reject | 50 kHz |  |
|----------------------------|--------|--|
|                            |        |  |

# Digital Trigger

| Trigger type | Digital                                                                                                            |
|--------------|--------------------------------------------------------------------------------------------------------------------|
| Sources      | PXI_Trig <06> (backplane connector)  PFI <01> (front panel SMB connectors)  PXI Star Trigger (backplane connector) |

# External Trigger Input (Front Panel Connector)

| Connector              | BNC          |
|------------------------|--------------|
| Impedance              | 2.25 kΩ      |
| Coupling               | DC           |
| Input voltage range    | ±5 V         |
| Maximum input overload | Peaks  ≤10 V |

# PFI 0 and PFI 1 (Programmable Function Interface, Front Panel Connectors)

| Connector | SMB jack      |
|-----------|---------------|
| Direction | Bidirectional |

# As an Input (Trigger)

| Destination            | Start trigger (acquisition arm) |
|------------------------|---------------------------------|
|                        | Reference (stop) trigger        |
|                        | Arm reference trigger           |
|                        | Advance trigger                 |
| Input impedance        | 150 kΩ, nominal                 |
| V <sub>IH</sub>        | 2.0 V                           |
| V <sub>IL</sub>        | 0.8 V                           |
| Maximum input overload | -0.5 V to 5.5 V                 |
| Maximum frequency      | 25 MHz                          |

# As an Output (Event)

| Ready for Start                 |                                                                                               |
|---------------------------------|-----------------------------------------------------------------------------------------------|
| Start trigger (acquisition arm) |                                                                                               |
| Ready for Reference             |                                                                                               |
| Reference (stop) trigger        |                                                                                               |
| End of Record                   |                                                                                               |
| Ready for Advance               |                                                                                               |
|                                 |                                                                                               |
|                                 | Start trigger (acquisition arm)  Ready for Reference  Reference (stop) trigger  End of Record |

|                       | Advance trigger                    |
|-----------------------|------------------------------------|
|                       | Done (end of acquisition)          |
|                       | Probe Compensation <sup>[22]</sup> |
| Output impedance      | 50 Ω                               |
| Logic type            | 3.3 V CMOS                         |
| Maximum drive current | ±24 mA                             |
| Maximum frequency     | 25 MHz                             |

# Waveform Specifications

| Real-Time and RIS Modes            | Real-Time TIS Mode     |
|------------------------------------|------------------------|
| 8 MB standard (8 MS per channel)   | 8 MB standard (8 MS)   |
| 64 MB option (64 MS per channel)   | 64 MB option (64 MS)   |
| 256 MB option (256 MS per channel) | 256 MB option (256 MS) |

Table 2. Onboard Memory Size

| Minimum record length                                       | 1 sample                      |  |
|-------------------------------------------------------------|-------------------------------|--|
| Number of pretrigger samples <sup>[23]</sup>                | Zero up to full record length |  |
| Number of posttrigger samples <sup>[23]</sup>               | Zero up to full record length |  |
| Maximum number of records in onboard memory <sup>[24]</sup> |                               |  |
| 8 MB per channel                                            | 32,768                        |  |
|                                                             |                               |  |

| 256 MB per channel | 100,000                                                                                        |
|--------------------|------------------------------------------------------------------------------------------------|
|                    | +( <b>Record Length</b> × 1 byte/sample) + 400 bytes+ rounded up to next multiple of 128 bytes |

#### Calibration

#### **External Calibration**

External calibration calibrates the onboard references used in self-calibration and the external trigger levels. All calibration constants are stored in nonvolatile memory.

#### Self-Calibration

Self-calibration is done on software command. The calibration corrects for gain, offset, triggering, and timing errors for all input ranges, excluding External Trigger input channel.

#### **Calibration Specifications**

| Interval for external calibration | 2 years    |
|-----------------------------------|------------|
| Warm-up time <sup>[25]</sup>      | 15 minutes |

#### Software

#### **Driver Software**

Driver support for this device was first available in NI-SCOPE3.5.

NI-SCOPE is an IVI-compliant driver that allows you to configure, control, and calibrate the PXI-5154. NI-SCOPE provides application programming interfaces for many development environments.

#### **Application Software**

NI-SCOPE provides programming interfaces, documentation, and examples for the following application development environments:

- LabVIEW
- LabWindows<sup>™</sup>/CVI<sup>™</sup>
- Measurement Studio
- Microsoft Visual C/C++
- .NET (C# and VB.NET)

#### Interactive Soft Front Panel and Configuration

When you install NI-SCOPE on a 64-bit system, you can monitor, control, and record measurements from the PXI-5154 using InstrumentStudio.

InstrumentStudio is a software-based front panel application that allows you to perform interactive measurements on several different device types in a single program.



**Note** InstrumentStudio is supported only on 64-bit systems. If you are using a 32-bit system, use the NI-SCOPE-specific soft front panel instead of InstrumentStudio.

Interactive control of the PXI-5154 was first available via InstrumentStudio in NI-SCOPE18.1 and via the NI-SCOPE SFP in NI-SCOPE3.5. InstrumentStudio and the NI-SCOPE SFP are included on the NI-SCOPE media.

NI Measurement & Automation Explorer (MAX) also provides interactive configuration and test tools for the PXI-5154. MAX is included on the driver media.

#### **TClk Specifications**

You can use the NI TClk synchronization method and the NI-TClk driver to align the Sample clocks on any number of supported devices, in one or more chassis. For more information about TClk synchronization, refer to the **NI-TClk Synchronization** 

Help, which is located within the NI High-Speed Digitizers Help. For other configurations, including multichassis systems, contact NI Technical Support at ni.com/support.

Intermodule SMC Synchronization Using NI-TClk for Identical Modules

Synchronization specifications are valid under the following conditions:

- All modules are installed in one NI PXI-1042 chassis
- The NI-TClk driver is used to align the Sample clocks of each module.
- All parameters are set to identical values for each module.
- Modules are synchronized without using an external Sample clock.
- Sample clock set to 1 GS/s and all filters are disabled.



Note Although you can use NI-TClk to synchronize non-identical SMCbased modules, these specifications apply only to synchronizing identical modules.

| Skew[26]                                 | 500 ps |
|------------------------------------------|--------|
|                                          |        |
| Skew after manual adjustment             | ≤5 ps  |
| Sample clock delay/adjustment resolution | ≤5 ps  |

#### Power

| Current draw |        |  |
|--------------|--------|--|
| +3.3 VDC     | 1.7 A  |  |
| +5 VDC       | 1.8 A  |  |
| +12 VDC      | 520 mA |  |
|              |        |  |

| -12 VDC     | 200 mA  |
|-------------|---------|
| Total power | 23.25 W |

# Physical

| Dimensions | 3U, one-slot, PXI module   |
|------------|----------------------------|
|            | 21.6 cm × 2.0 cm × 13.0 cm |
|            | (8.5 in × 0.8 in × 5.1 in) |
|            |                            |
| Weight     | 481 g (16.97 oz)           |
|            |                            |

Figure 6. PXI-5154 Dimensions



#### **Environment**

| Maximum altitude | 2,000 m (at 25 °C ambient temperature) |
|------------------|----------------------------------------|
| Pollution Degree | 2                                      |

Indoor use only.

# **Operating Environment**

| Ambient temperature range | 0 °C to 55 °C (Tested in accordance with IEC 60068-2-1 and IEC 60068-2-2.) |
|---------------------------|----------------------------------------------------------------------------|
| Relative humidity range   | 10% to 90%, noncondensing (Tested in accordance with IEC 60068-2-56.)      |

# **Storage Environment**

| Ambient temperature range | -40 °C to 71 °C (Tested in accordance with IEC 60068-2-1 and IEC 60068-2-2.) |
|---------------------------|------------------------------------------------------------------------------|
| Relative humidity range   | 5% to 95%, noncondensing (Tested in accordance with IEC 60068-2-56.)         |

#### **Shock and Vibration**

| Operational shock | 30 g peak, half-sine, 11 ms pulse (Tested in accordance with IEC 60068-2-27. |  |
|-------------------|------------------------------------------------------------------------------|--|
|                   | Test profile developed in accordance with MIL-PRF-28800F.)                   |  |
|                   |                                                                              |  |

#### **Random vibration**

5 Hz to 500 Hz, 0.31  $g_{rms}$  (Tested in accordance with IEC 60068-2-64.) Operating

Nonoperating 5 Hz to 500 Hz, 2.46  $g_{rms}$  (Tested in accordance with IEC 60068-2-64. Test profile exceeds the requirements of MIL-PRF-28800F, Class 3.)

#### **Compliance and Certifications**

#### Safety Compliance Standards

This product is designed to meet the requirements of the following electrical equipment safety standards for measurement, control, and laboratory use:

- IEC 61010-1, EN 61010-1
- UL 61010-1, CSA C22.2 No. 61010-1



**Note** For safety certifications, refer to the product label or the <u>Product</u> Certifications and Declarations section.

#### **Electromagnetic Compatibility**

This product meets the requirements of the following EMC standards for electrical equipment for measurement, control, and laboratory use:

- EN 61326-1 (IEC 61326-1): Class A emissions; Basic immunity
- EN 55011 (CISPR 11): Group 1, Class A emissions
- EN 55022 (CISPR 22): Class A emissions
- EN 55024 (CISPR 24): Immunity
- AS/NZS CISPR 11: Group 1, Class A emissions
- AS/NZS CISPR 22: Class A emissions
- FCC 47 CFR Part 15B: Class A emissions
- ICES-001: Class A emissions



**Note** In the United States (per FCC 47 CFR), Class A equipment is intended for use in commercial, light-industrial, and heavy-industrial locations. In Europe, Canada, Australia, and New Zealand (per CISPR 11), Class A equipment is intended for use only in heavy-industrial locations.



Note Group 1 equipment (per CISPR 11) is any industrial, scientific, or medical equipment that does not intentionally generate radio frequency energy for the treatment of material or inspection/analysis purposes.



Note For EMC declarations, certifications, and additional information, refer to the Product Certifications and Declarations section.

# CE Compliance €

This product meets the essential requirements of applicable European Directives, as follows:

- 2014/35/EU; Low-Voltage Directive (safety)
- 2014/30/EU; Electromagnetic Compatibility Directive (EMC)
- 2011/65/EU; Restriction of Hazardous Substances (RoHS)

#### **Product Certifications and Declarations**

Refer to the product Declaration of Conformity (DoC) for additional regulatory compliance information. To obtain product certifications and the DoC for NI products, visit ni.com/product-certifications, search by model number, and click the appropriate link.

#### **Environmental Management**

NI is committed to designing and manufacturing products in an environmentally responsible manner. NI recognizes that eliminating certain hazardous substances from our products is beneficial to the environment and to NI customers.

For additional environmental information, refer to the **Engineering a Healthy Planet** web page at <u>ni.com/environment</u>. This page contains the environmental regulations and directives with which NI complies, as well as other environmental information not included in this document.

#### **EU and UK Customers**

• Waste Electrical and Electronic Equipment (WEEE)—At the end of the product life cycle, all NI products must be disposed of according to local laws and regulations. For more information about how to recycle NI products in your region, visit <a href="millotten">ni.com/</a> environment/weee.

#### 电子信息产品污染控制管理办法(中国 RoHS)

- ❷⑤❷ 中国 RoHS— NI 符合中国电子信息产品中限制使用某些有害物质指令(RoHS)。关于 NI 中国 RoHS 合规性信息,请登录 ni.com/environment/rohs\_china。(For information about China RoHS compliance, go to ni.com/environment/rohs\_china.)
  - <sup>1</sup>/<sub>-</sub> For warranted values: within ±3 °C of self-calibration temperature.
  - <sup>2</sup> At 23 °C. 23 °C assumed to be room temperature and ambient temperature during external calibration.
  - <sup>3</sup> Measured on one channel with test signal applied to another channel, with same range setting on both channels.
  - <sup>4</sup>/<sub>-</sub> 10 V signal applied to external trigger channel. Applies to all ranges on CH 0 and CH 1.
  - <sup>5</sup> Normalized to 51 kHz.
  - <sup>6</sup> Filter off.
  - <sup>7</sup> Bandwidth for 0 to 35 °C. Reduce by 0.22% per °C above 35 °C.
  - $\frac{8}{2}$  50  $\Omega$  source assumed.
  - <sup>9</sup> 1 V input range, 10 MHz, -1 dBFS input signal. Includes the 2nd through the 5th harmonics.

- $^{10}$  50  $\Omega$  terminator connected to input.
- <sup>11</sup> Internal Sample clock is locked to the Reference clock or derived from the onboard VCSO.
- <sup>12</sup> When not using external Sample clock.
- <sup>13</sup> Divide by **n** decimation used for all rates less than 1 GS/s.
- <sup>14</sup> TIS is a type of real-time sampling that is sometimes called ping-pong.
- $\frac{15}{2}$  RIS is a type of equivalent-time sampling.
- <sup>16</sup> Refer to your chassis specifications for the Reference clock accuracy.
- <sup>17</sup> Divide by **n** decimation available where  $1 \le n \le 65,535$ . For more information about the Sample clock and decimation, refer to the NI High-Speed Digitizers Help.
- <sup>18</sup> The PLL Reference clock frequency must be accurate to ±50 ppm.
- <sup>19</sup> Refer to the following sources and the **NI High-Speed Digitizers Help** for more information about which sources are available for each trigger type.
- <sup>20</sup> Holdoff set to 0. Onboard Sample clock at maximum rate.
- <sup>21</sup> Within ±3 °C of self-calibration temperature.
- <sup>22</sup> 1 kHz, 50% duty cycle square wave. PFI 1 only.
- <sup>23</sup> Single-record mode and multiple-record mode.
- <sup>24</sup> It is possible to exceed these numbers if you fetch records while acquiring data. For more information, refer to the **High-Speed Digitizers Help**.
- <sup>25</sup> Warm-up time begins after the NI-SCOPE driver is loaded.

 $\underline{^{26}}$  Caused by clock and analog path delay differences. No manual adjustment performed.