# CY62167G30/CY62167GE30 # 16-Mbit (1M words × 16-bit/ 2M words × 8-bit) Static RAM with Error-Correcting Code (ECC) ### **Features** - Ultra-low standby current - □ Typical standby current: 1.5 µA - □ Maximum standby current: 8 µA - High speed: 45 ns - Embedded error-correcting code (ECC) for single-bit error correction<sup>[1]</sup> - Operating voltage range: 2.2 V to 3.6 V - 1.0-V data retention - Transistor-transistor logic (TTL) compatible inputs and outputs - Error indication (ERR) pin to indicate 1-bit error detection and correction - 48-pin TSOP I package configurable as 1M × 16 or 2M × 8 - Available in Pb-free 48-ball VFBGA and 48-pin TSOP I packages # **Functional Description** CY62167G30 and CY62167GE30 are high-performance CMOS, low-power (MoBL<sup>®</sup>) SRAM devices with embedded ECC<sup>[2]</sup>. Both devices are offered in single and dual chip enable options and in multiple pin configurations. The CY62167GE30 device includes an ERR pin that signals a single-bit error-detection and correction event during a read cycle. To access devices with a single chip enable input, assert the chip enable (CE) input LOW. To access dual chip enable devices, assert both chip enable inputs – CE<sub>1</sub> as LOW and CE<sub>2</sub> as HIGH. To perform data writes, assert the Write Enable (WE) input LOW, and provide the data and address on the device data pins (I/O<sub>0</sub> through $I/O_{15}$ ) and address pins (A<sub>0</sub> through A<sub>19</sub>) respectively. The Byte High Enable (BHE) and Byte Low Enable (BLE) inputs control byte writes and write data on the corresponding I/O lines to the memory location specified. BHE controls I/O<sub>8</sub> through $I/O_{15}$ and $\overline{BLE}$ controls $I/O_0$ through $I/O_7$ . To perform data reads, assert the Output Enable $(\overline{OE})$ input and provide the required address on the address lines. You can access read data on the I/O lines (I/O<sub>0</sub> through I/O<sub>15</sub>). To perform byte accesses, assert the required byte enable signal (BHE or BLE) to read either the upper byte or the lower byte of data from the specified address location. All I/Os (I/O<sub>0</sub> through I/O<sub>15</sub>) are placed in a high-impedance state when the device is deselected (CE HIGH for a single chip enable device and $\overline{CE}_1$ HIGH/CE<sub>2</sub> LOW for a dual chip enable device), or the control signals are de-asserted (OE, BLE, BHE). These devices have a unique Byte Power-down feature where, if both the Byte Enables ( $\overline{BHE}$ and $\overline{BLE}$ ) are disabled, the devices seamlessly switch to the standby mode irrespective of the state of the chip enables, thereby saving power. On the CY62167GE30 devices, the detection and correction of a single-bit error in the accessed location is indicated by the assertion of the ERR output (ERR = High). See the Truth Table CY62167G30/CY62167GE30 on page 15 for a complete description of read and write modes. The CY62167G30 and CY62167GE30 devices are available in a Pb-free 48-pin TSOP I package and 48-ball VFBGA packages. See the Logic Block Diagram - CY62167G30 on page 2. The device in the 48-pin TSOP I package can also be configured to function as a 2M words $\times$ 8 bit device. Refer to the Pin Configurations section for details. For a complete list of related documentation, click here. ### **Product Portfolio** | | Features and | | | | | Current Co | nsumption | | |----------------------------------------------|----------------------------------------------------|------------|---------------------------|-------------|---------------------------|------------------------|--------------------|-----------------------| | Product | Options (see the Pin | Range | V <sub>CC</sub> Range (V) | Speed (ns) | Operating | I <sub>CC</sub> , (mA) | Standby, | I <sub>SB2</sub> (µA) | | Troduct | Configurations | Range | ACC Isaude (A) | opeca (113) | f = 1 | max | Typ <sup>[5]</sup> | Max | | | section) | | | | <b>Typ</b> <sup>[5]</sup> | Max | тург | | | CY62167G30/<br>CY62167GE30 <sup>[3, 4]</sup> | Single or Dual Chip<br>Enables Optional<br>ERR pin | Industrial | 2.2 V-3.6 V | 45 | 29 | 35 | 1.5 | 8 | - SER FIT rate < 0.1 FIT/Mb. Refer to AN88889 for details. - This device does not support automatic write-back on error detection. - This device offers improved I<sub>CC</sub>, I<sub>SB1</sub> and I<sub>SB2</sub> specifications compared to the previous revision with same marketing part number. For previous version of this device, kindly refer here. Further details about improvement and comparison between old and new versions can be found in the PIN193805. 5. Typical values are included only for reference and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = 3 V (for V<sub>CC</sub> range of 2.2 V–3.6 V), T<sub>A</sub> = 25 °C. Cypress Semiconductor Corporation Document Number: 002-20054 Rev. \*F Revised March 18, 2020 # Logic Block Diagram - CY62167G30 # Logic Block Diagram - CY62167GE30 # CY62167G30/CY62167GE30 # **Contents** | Pin Configuration – CY62167G30 | 4 | |--------------------------------------|----| | Pin Configuration - CY62167GE30 | 5 | | Maximum Ratings | 7 | | Operating Range | 7 | | DC Electrical Characteristics | 7 | | Capacitance | 8 | | Thermal Resistance | 8 | | AC Test Loads and Waveforms | 8 | | Data Retention Characteristics | 9 | | Data Retention Waveform | 9 | | Switching Characteristics | 10 | | Switching Waveforms | 11 | | Truth Table - CY62167G30/CY62167GE30 | | | ERR Output - CY62167GE30 | 15 | | | | | Ordering information | 16 | |-----------------------------------------|----| | Ordering Code Definitions | 16 | | Package Diagrams | 17 | | Acronyms | 19 | | Document Conventions | 19 | | Units of Measure | 19 | | Document History Page | 20 | | Sales, Solutions, and Legal Information | 21 | | Worldwide Sales and Design Support | 21 | | Products | 21 | | PSoC® Solutions | 21 | | Cypress Developer Community | 21 | | Technical Support | 21 | # Pin Configuration - CY62167G30 Figure 1. 48-ball VFBGA Pinout (Dual Chip Enable without ERR) - CY62167G30 [6] Figure 2. 48-pin TSOP I Pinout (Dual Chip Enable without ERR) - CY62167G30 [6, 7] <sup>6.</sup> NC pins are not connected internally to the die and are typically used for address expansion to a higher-density device. Refer to the respective datasheets for pin configuration. <sup>7.</sup> Tie the BYTE pin in the 48-pin TSOP I package to V<sub>CC</sub> to use the device as a 1M × 16 SRAM. The 48-pin TSOP I package can also be used as a 2M × 8 SRAM by tying the BYTE signal to V<sub>SS</sub>. In the 2M × 8 configuration, pin 45 is the extra address line A20, while BHE, BLE, and I/O<sub>8</sub> to I/O<sub>14</sub> pins are not used and can be left floating. # Pin Configuration - CY62167GE30 Figure 3. 48-ball VFBGA Pinout (Single Chip Enable with ERR) – CY62167GE30 $^{[8,\ 9]}$ Figure 4. 48-ball VFBGA Pinout (Dual Chip Enable with ERR) – CY62167GE30 $^{[8,\ 9]}$ - 8. NC pins are not connected internally to the die and are typically used for address expansion to a higher-density device. Refer to the respective datasheets for pin configuration. - 9. ERR is an Output pin. If not used, this pin should be left floating. # Pin Configuration - CY62167GE30 (continued) Figure 5. 48-pin TSOP I Pinout (Dual Chip Enable with ERR) – CY62167GE30 [10, 11] <sup>10.</sup> NC pins are not connected internally to the die and are typically used for address expansion to a higher-density device. Refer to the respective datasheets for pin configuration. configuration. 11. Tie the BYTE pin in the 48-pin TSOP I package to V<sub>CC</sub> to use the device as a 1M × 16 SRAM. The 48-pin TSOP I package can also be used as a 2M × 8 SRAM by tying the BYTE signal to V<sub>SS</sub>. In the 2M × 8 configuration, pin 45 is the extra address line A20, while the BHE, BLE, and I/O<sub>8</sub> to I/O<sub>14</sub> pins are not used and can be left floating. # **Maximum Ratings** Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested. Storage temperature ......-65 °C to + 150 °C Ambient temperature with power applied ......-55 °C to + 125 °C Supply voltage to ground potential ..... -0.5 V to $V_{CC}$ + 0.5 V | DC input voltage <sup>[12]</sup> | –0.5 V to V <sub>CC</sub> + 0.5 V | |-----------------------------------------------------|-----------------------------------| | Output current into outputs (LOW) | 20 mA | | Static discharge voltage (MIL-STD-883, Method 3015) | >2001 V | | Latch-up current | >140 mA | # **Operating Range** | Grade | <b>Ambient Temperature</b> | <b>V</b> cc <sup>[13]</sup> | |------------|----------------------------|-----------------------------| | Industrial | –40 °C to +85 °C | 2.2 V to 3.6 V | ### **DC Electrical Characteristics** Over the operating range of -40 °C to 85 °C | Parameter [14, 15] | Docori | n4! a.u. | Test Conditions | | | 45 ns | | | | |----------------------------------|----------------------------------------------------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------|----------------------------|-----------------------|------|--| | Parameter [11, 15] | Descri | ption | | | | <b>Typ</b> <sup>[16]</sup> | Max | Unit | | | V <sub>OH</sub> | Output HIGH | 2.2 V to 2.7 V | $V_{CC}$ = Min, $I_{OH}$ = -0.1 mA | | 2.0 | _ | _ | V | | | | voltage | 2.7 V to 3.6 V | $V_{CC}$ = Min, $I_{OH}$ = -1.0 mA | | 2.4 | _ | _ | | | | $V_{OL}$ | Output LOW | 2.2 V to 2.7 V | V <sub>CC</sub> = Min, I <sub>OL</sub> = 0.1 mA | | _ | _ | 0.4 | | | | | voltage | 2.7 V to 3.6 V | V <sub>CC</sub> = Min, I <sub>OL</sub> = 2.1 mA | | _ | _ | 0.4 | | | | V <sub>IH</sub> | Input HIGH | 2.2 V to 2.7 V | _ | | 1.8 | _ | V <sub>CC</sub> + 0.3 | | | | | voltage <sup>[12]</sup> | 2.7 V to 3.6 V | _ | | 2.0 | _ | V <sub>CC</sub> + 0.3 | | | | V <sub>IL</sub> | Input LOW | 2.2 V to 2.7 V | _ | | -0.3 | _ | 0.6 | | | | | voltage <sup>[12]</sup> | 2.7 V to 3.6 V | _ | | -0.3 | _ | 0.8 | | | | I <sub>IX</sub> | Input leakage cur | rent | GND ≤ V <sub>IN</sub> ≤ V <sub>CC</sub> | | | _ | +1.0 | μA | | | I <sub>OZ</sub> | Output leakage ci | urrent | GND ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> , Output disabled | | -1.0 | _ | +1.0 | | | | I <sub>CC</sub> | V <sub>CC</sub> operating supply current | | V <sub>CC</sub> = Max, I <sub>OUT</sub> = 0 mA,<br>CMOS levels | f = 22.22 MHz<br>(45 ns) | _ | 29.0 | 35.0 | mA | | | | | | | f = 1 MHz | _ | 7.0 | 9.0 | | | | I <sub>SB1</sub> <sup>[17]</sup> | Automatic Power-<br>Current – CMOS<br>V <sub>CC</sub> = 2.2 V to 3.6 | Inputs; | $\overline{\text{CE}}_1 \ge \text{V}_{\text{CC}} - 0.2 \text{ V or CE}_2 \le 0$<br>or $(\overline{\text{BHE}} \text{ and } \overline{\text{BLE}}) \ge \text{V}_{\text{CC}} - 0.2 \text{ M}$ | | - | 1.5 | 8.0 | μA | | | | | | $V_{IN} \ge V_{CC} - 0.2 \text{ V}, V_{IN} \le 0.2 \text{ V},$ | | | | | | | | | | | $f = f_{max}$ (address and data only),<br>$f = 0$ ( $\overline{OE}$ , and $\overline{WE}$ ), $V_{CC} = V_{CC(max)}$ | | | | | | | | I <sub>SB2</sub> <sup>[17]</sup> | Automatic Power- | | $\overline{CE}_1 \ge V_{CC} - 0.2V$ or | 25 °C | _ | 1.5 | 3.0 <sup>[18]</sup> | μA | | | | Current – CMOS<br>$V_{CC}$ = 2.2 V to 3.6 | | CE <sub>2</sub> ≤ 0.2 V or | 40 °C | _ | _ | 3.5 <sup>[18]</sup> | | | | | VCC - 2.2 V to 5.0 | 5 V | $(\overline{BHE} \text{ and } \overline{BLE}) \ge V_{CC} - 0.2 \text{ V},$ | 70 °C | _ | _ | 6.5 <sup>[18]</sup> | | | | | | | $V_{IN} \ge V_{CC} - 0.2 \text{ V or}$ | 85 °C | _ | _ | 8.0 | | | | | | | $V_{IN} \leq 0.2 V$ | | | | | | | | | | | $f = 0$ , $V_{CC} = V_{CC(max)}$ | | | | | | | - 12. $V_{IL(min)}$ = -2.0 V and $V_{IH(max)}$ = $V_{CC}$ + 2 V for pulse durations of less than 20 ns. - 13. Full device AC operation assumes a 100-µs ramp time from 0 to V<sub>CC</sub> (min) and 200-µs wait time after V<sub>CC</sub> stabilizes to its operational value. - 14. This device offers improved I<sub>CC</sub>, I<sub>SB1</sub> and I<sub>SB2</sub> specifications compared to the previous revision with same marketing part number. 15. For previous version of this device, kindly refer here. Further details about improvement and comparison between old and new versions can be found in the PIN193805. - 16. Indicates the value for the center of distribution at 3.0 V, 25 °C and not 100% tested. - 17. Chip enables (CE<sub>1</sub> and CE<sub>2</sub>) and BYTE must be tied to CMOS levels to meet the I<sub>SB1</sub>/I<sub>SB2</sub>/I<sub>CCDR</sub> spec. Other inputs can be left floating. - 18. The I<sub>SB2</sub> maximum limits at 25 °C, 40 °C, and 70 °C are guaranteed by design and not 100% tested. # Capacitance | Parameter [19] | Description | Max | Unit | | |------------------|--------------------|---------------------------------------------------------------------|------|----| | C <sub>IN</sub> | Input capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = V_{CC(typ)}$ | 10.0 | pF | | C <sub>OUT</sub> | Output capacitance | | 10.0 | | # **Thermal Resistance** | Parameter [19] | Description | Test Conditions | 48-ball VFBGA | 48-pin TSOP I | Unit | |-------------------|---------------------------------------|----------------------------------------------------------------------------|---------------|---------------|------| | $\Theta_{JA}$ | | Still air, soldered on a 3 × 4.5 inch,<br>four-layer printed circuit board | 31.50 | 57.99 | °C/W | | $\Theta_{\sf JC}$ | Thermal resistance (junction to case) | | 15.75 | 13.42 | | # **AC Test Loads and Waveforms** Figure 6. AC Test Loads and Waveforms | Parameters | 2.5 V | 3.0 V | Unit | |-------------------|-------|-------|------| | R1 | 16667 | 1103 | Ω | | R2 | 15385 | 1554 | | | R <sub>TH</sub> | 8000 | 645 | | | V <sub>TH</sub> | 1.20 | 1.75 | V | | V <sub>HIGH</sub> | 2.5 | 3.0 | | Note 19. Tested initially and after any design or process changes that may affect these parameters. # **Data Retention Characteristics** Over the Operating Range | Parameter | Description | Conditions | Min | <b>Typ</b> <sup>[20]</sup> | Max | Unit | |------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------|------|------| | $V_{DR}$ | V <sub>CC</sub> for data retention | - | 1.0 | - | _ | V | | ICCDR <sup>[21, 22]</sup> | Data retention current | $ \begin{array}{l} 2.2 \ \text{V} < \text{V}_{\text{CC}} \leq 3.6 \ \text{V} \\ \hline \text{CE}_1 \geq \text{V}_{\text{CC}} - 0.2 \ \text{V} \ \text{or} \ \text{CE}_2 \leq 0.2 \ \text{V} \\ \text{or} \ (\overline{\text{BHE}} \ \text{and} \ \overline{\text{BLE}}) \geq \text{V}_{\text{CC}} - 0.2 \ \text{V}, \\ \hline \text{V}_{\text{IN}} \geq \text{V}_{\text{CC}} - 0.2 \ \text{V} \ \text{or} \ \text{V}_{\text{IN}} \leq 0.2 \ \text{V} \\ \hline 1.2 \ \text{V} \leq \text{V}_{\text{CC}} \leq 2.2 \ \text{V}^{[23, 24]}, \\ \hline \text{CE}_1 \geq \text{V}_{\text{CC}} - 0.2 \ \text{V} \ \text{or} \ \text{CE}_2 \leq 0.2 \ \text{V} \\ \text{or} \ (\overline{\text{BHE}} \ \text{and} \ \overline{\text{BLE}}) \geq \text{V}_{\text{CC}} - 0.2 \ \text{V}, \\ \hline \text{V}_{\text{IN}} \geq \text{V}_{\text{CC}} - 0.2 \ \text{V} \ \text{or} \ \text{V}_{\text{IN}} \leq 0.2 \ \text{V} \\ \hline \end{array} $ | - | - | 16.0 | μΑ | | t <sub>CDR</sub> <sup>[25]</sup> | Chip deselect to data retention time | | 0.0 | _ | _ | _ | | t <sub>R</sub> <sup>[25, 26]</sup> | Operation recovery time | _ | 45 | _ | _ | ns | ### **Data Retention Waveform** Figure 7. Data Retention Waveform<sup>[27]</sup> - 20. Indicates the value for the center of distribution at 3.0 V, 25 °C and not 100% tested. - 21. Chip enables ( $\overline{\text{CE}}_1$ and $\text{CE}_2$ ) and $\overline{\text{BYTE}}$ must be tied to CMOS levels to meet the $I_{SB1}/I_{SB2}/I_{CCDR}$ spec. Other inputs can be left floating. - 22. I<sub>CCDR</sub> is guaranteed only after the device is first powered up to V<sub>CC(min)</sub> and then brought down to V<sub>DR</sub>. 23. This device offers improved I<sub>CC</sub>, I<sub>SB1</sub> and I<sub>SB2</sub> specifications compared to the previous revision with same marketing part number. 24. For previous version of this device, kindly refer here. Further details about improvement and comparison between old and new versions can be found in the PIN193805. - 25. These parameters are guaranteed by design and are not tested. - 26. Full-device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> ≥ 100 μs or stable at V<sub>CC(min)</sub> ≥ 100 μs. 27. BHE. BLE is the AND of both BHE and BLE. Deselect the chip by either disabling the chip enable signals or by disabling both BHE and BLE. # **Switching Characteristics** | Parameter [28] | Description | 45 | ns | Unit | |-------------------|--------------------------------------------------------------------------------|----------|------|------| | Parameter [=9] | Description | Min | Max | Unit | | Read Cycle | | <u>.</u> | | • | | t <sub>RC</sub> | Read cycle time | 45.0 | _ | ns | | t <sub>AA</sub> | Address to data valid/Address to ERR valid | _ | 45.0 | | | t <sub>OHA</sub> | Data hold from address change/ERR hold from address change | 10.0 | - | | | t <sub>ACE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to data valid/CE LOW to ERR valid | _ | 45.0 | | | t <sub>DOE</sub> | OE LOW to data valid/OE LOW to ERR valid | _ | 22.0 | | | t <sub>LZOE</sub> | OE LOW to Low Z <sup>[29, 30]</sup> | 5.0 | _ | | | t <sub>HZOE</sub> | OE HIGH to High Z <sup>[29, 30, 31]</sup> | - | 18.0 | | | t <sub>LZCE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Low Z <sup>[29, 30]</sup> | 10.0 | _ | | | t <sub>HZCE</sub> | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to High Z <sup>[29, 30, 31]</sup> | _ | 18.0 | | | t <sub>PU</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to power-up <sup>[32]</sup> | 0.0 | _ | | | t <sub>PD</sub> | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to power-down <sup>[32]</sup> | _ | 45.0 | | | t <sub>DBE</sub> | BLE/BHE LOW to data valid | - | 45.0 | | | t <sub>LZBE</sub> | BLE/BHE LOW to Low Z <sup>[29]</sup> | 5.0 | _ | | | t <sub>HZBE</sub> | BLE/BHE HIGH to High Z <sup>[29, 31]</sup> | - | 18.0 | | | Write Cycle [3 | 3, 34] | <u>.</u> | | • | | t <sub>WC</sub> | Write cycle time | 45.0 | - | ns | | t <sub>SCE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to write end | 35.0 | _ | | | t <sub>AW</sub> | Address setup to write end | 35.0 | _ | | | t <sub>HA</sub> | Address hold from write end | 0 | _ | | | t <sub>SA</sub> | Address setup to write start | 0 | _ | | | t <sub>PWE</sub> | WE pulse width | 35.0 | _ | | | t <sub>BW</sub> | BLE/BHE LOW to write end | 35.0 | _ | | | t <sub>SD</sub> | Data setup to write end | 25.0 | _ | | | t <sub>HD</sub> | Data hold from write end | 0.0 | _ | | | t <sub>HZWE</sub> | WE LOW to High Z <sup>[29, 30, 31]</sup> | _ | 18.0 | | | t <sub>LZWE</sub> | WE HIGH to Low Z <sup>[29, 30]</sup> | 10.0 | - | 1 | <sup>28.</sup> Test conditions assume signal transition time (rise/fall) of 3 ns or less, timing reference levels of 1.5 V (for V<sub>CC</sub> ≥ 3 V) and V<sub>CC</sub>/2 (for V<sub>CC</sub> < 3 V), and input pulse levels of 0 to 3 V (for V<sub>CC</sub> ≥ 3 V) and 0 to V<sub>CC</sub> (for V<sub>CC</sub> < 3 V). Test conditions for the read cycle use the output loading shown in Figure 6 on page 8, unless specified otherwise. <sup>29.</sup> At any temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZEE</sub>, t<sub>HZBE</sub> is less than t<sub>LZEE</sub>, t<sub>HZOE</sub> is less than t<sub>LZEE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any device. 30. Tested initially and after any design or process changes that may affect these parameters. $<sup>31.\,</sup>t_{HZOE},t_{HZOE},t_{HZBE},$ and $t_{HZWE}$ transitions are measured when the outputs enter a high-impedance state. $<sup>\</sup>ensuremath{\mathsf{32}}.$ These parameters are guaranteed by design and are not tested. <sup>33.</sup> The internal write time of the memory is defined by the overlap of $\overline{WE} = V_{IL}$ , $\overline{CE}_1 = V_{IL}$ , $\overline{BHE}$ or $\overline{BLE}$ or both $= V_{IL}$ , and $CE_2 = V_{IH}$ . All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must refer to the edge of the signal that <sup>34.</sup> The minimum write cycle pulse width for Write Cycle No. 1 (WE Controlled, OE LOW) should be equal to the sum of t<sub>HZWE</sub> and t<sub>SD</sub>. # **Switching Waveforms** Figure 8. Read Cycle No. 1 of CY62167G30 (Address Transition Controlled) $^{[35,\,36]}$ Figure 9. Read Cycle No. 1 of CY62167GE30 (Address Transition Controlled) [35, 36] **Notes** 35. The device is continuously selected. $\overline{OE} = V_{IL}$ , $\overline{CE} = V_{IL}$ , $\overline{BHE}$ or $\overline{BLE}$ , or both = $V_{IL}$ . 36. WE is HIGH for read cycle. # Switching Waveforms (continued) Figure 10. Read Cycle No. 2 (OE Controlled) [37, 38, 39, 41] Figure 11. Write Cycle No. 1 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW) [38, 40, 41, 42] - 37. WE is HIGH for read cycle. - 38. For all dual chip enable devices, $\overline{\text{CE}}$ is the logical combination of $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_2$ . When $\overline{\text{CE}}_1$ is LOW and $\overline{\text{CE}}_2$ is HIGH, $\overline{\text{CE}}$ is LOW; when $\overline{\text{CE}}_1$ is HIGH or $\overline{\text{CE}}_2$ is HIGH. - 39. Address valid prior to or coincident with $\overline{\text{CE}}$ LOW transition. - 40. The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, CE<sub>1</sub> = V<sub>IL</sub>, BHE or BLE, or both = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must refer to the edge of the signal that terminates the write. - 41. Data I/O is in the high-impedance state if $\overline{CE} = V_{IH}$ , or $\overline{OE} = V_{IH}$ , or $\overline{BHE}$ , and/or $\overline{BLE} = V_{IH}$ . - 42. During this period, the I/Os are in the output state. Do not apply input signals. - 43. The minimum write cycle pulse width should be equal to the sum of $t_{\mbox{\scriptsize HZWE}}$ and $t_{\mbox{\scriptsize SD}}$ # Switching Waveforms (continued) **ADDRESS** Œ WE BHE/ t<sub>HZOE</sub> $\mathsf{t}_{\mathsf{HD}}$ $t_{SD}$ DATA<sub>N</sub> VALID Figure 12. Write Cycle No. 2 (CE Controlled) [44, 45, 46] <sup>44.</sup> For all dual chip enable devices, $\overline{\text{CE}}$ is the logical combination of $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_2$ . When $\overline{\text{CE}}_1$ is LOW and $\overline{\text{CE}}_2$ is HIGH, $\overline{\text{CE}}$ is LOW; when $\overline{\text{CE}}_1$ is HIGH or $\overline{\text{CE}}_2$ is LOW, $\overline{\text{CE}}$ is HIGH. <sup>45.</sup> The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, CE<sub>1</sub> = V<sub>IL</sub>, BHE or BLE or both = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must refer to the edge of the signal that terminates <sup>46.</sup> Data I/O is in the high-impedance state if $\overline{CE} = V_{IH}$ , or $\overline{OE} = V_{IH}$ , or $\overline{BHE}$ , and/or $\overline{BLE} = V_{IH}$ . <sup>47.</sup> During this period, the I/Os are in output state. Do not apply input signals. # Switching Waveforms (continued) Figure 13. Write Cycle No. 4 ( $\overline{\rm BHE/BLE}$ Controlled, $\overline{\rm OE}$ LOW) $^{[48,\ 49,\ 50]}$ Figure 14. Write Cycle No. 5 (WE Controlled) [48, 49, 50] - 48. For all dual chip enable devices, $\overline{\text{CE}}$ is the logical combination of $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_2$ . When $\overline{\text{CE}}_1$ is LOW and $\overline{\text{CE}}_2$ is HIGH, $\overline{\text{CE}}$ is LOW; when $\overline{\text{CE}}_1$ is HIGH or $\overline{\text{CE}}_2$ is LOW, $\overline{\text{CE}}$ is HIGH. - 49. The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, \overlap (E<sub>1</sub> = V<sub>IL</sub>, \overlap BHE or both = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must refer to the edge of the signal that terminates the write. - 50. Data I/O is in the high-impedance state if $\overline{CE} = V_{IH}$ , or $\overline{OE} = V_{IH}$ , or $\overline{BHE}$ , and/or $\overline{BLE} = V_{IH}$ . - 51. During this period, the I/Os are in output state. Do not apply input signals. # Truth Table - CY62167G30/CY62167GE30 | <b>BYTE</b> [52] | CE <sub>1</sub> | CE <sub>2</sub> | WE | OE | BHE | BLE | Inputs/Outputs | Mode | Power | Configuration | |-------------------|-------------------|-------------------|----|----|-----|-----|--------------------------------------------------------------------------------------------------|---------------------|----------------------------|----------------| | X <sup>[53]</sup> | Н | X <sup>[53]</sup> | Х | Х | Х | Χ | High-Z | Deselect/Power-down | Standby (I <sub>SB</sub> ) | 2M × 8/1M × 16 | | Х | X <sup>[53]</sup> | L | Х | Х | Х | Χ | High-Z | Deselect/Power-down | Standby (I <sub>SB</sub> ) | 2M × 8/1M × 16 | | Х | X <sup>[53]</sup> | X <sup>[53]</sup> | Х | Х | Н | Н | High-Z | Deselect/Power-down | Standby (I <sub>SB</sub> ) | 1M × 16 | | Н | L | Н | Н | L | L | L | Data Out (I/O <sub>0</sub> –I/O <sub>15</sub> ) | Read | Active (I <sub>CC</sub> ) | 1M × 16 | | Н | L | Н | Н | L | Н | L | Data Out (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>High-Z (I/O <sub>8</sub> –I/O <sub>15</sub> ) | Read | Active (I <sub>CC</sub> ) | 1M × 16 | | Н | L | Н | Н | L | L | Н | High Z (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>Data Out (I/O <sub>8</sub> –I/O <sub>15</sub> ) | Read | Active (I <sub>CC</sub> ) | 1M × 16 | | Н | L | Н | Н | Н | L | Н | High-Z | Output disabled | Active (I <sub>CC</sub> ) | 1M × 16 | | Н | L | Н | Н | Н | Н | L | High-Z | Output disabled | Active (I <sub>CC</sub> ) | 1M × 16 | | Н | L | Н | Н | Н | L | L | High-Z | Output disabled | Active (I <sub>CC</sub> ) | 1M × 16 | | Н | L | Н | L | Х | L | L | Data In (I/O <sub>0</sub> –I/O <sub>15</sub> ) | Write | Active (I <sub>CC</sub> ) | 1M × 16 | | Н | L | Н | L | Х | Н | L | Data In (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>High-Z (I/O <sub>8</sub> –I/O <sub>15</sub> ) | Write | Active (I <sub>CC</sub> ) | 1M × 16 | | Н | L | Н | L | Х | L | Н | High-Z (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>Data In (I/O <sub>8</sub> –I/O <sub>15</sub> ) | Write | Active (I <sub>CC</sub> ) | 1M × 16 | | L | L | Н | Н | L | Х | Х | Data Out (I/O <sub>0</sub> –I/O <sub>7</sub> ) | Read | Active (I <sub>CC</sub> ) | 2M × 8 | | L | L | Н | Н | Н | Х | Х | High-Z | Output disabled | Active (I <sub>CC</sub> ) | 2M × 8 | | L | L | Н | L | Х | Х | Х | Data In (I/O <sub>0</sub> –I/O <sub>7</sub> ) | Write | Active (I <sub>CC</sub> ) | 2M × 8 | # ERR Output - CY62167GE30 | Output <sup>[54]</sup> | Mode | | |---------------------------------------------------------------|----------------------------------------------------------|--| | 0 | Read operation, no single-bit error in the stored data. | | | 1 | Read operation, single-bit error detected and corrected. | | | High-Z Device deselected / outputs disabled / Write operation | | | ### Notes Document Number: 002-20054 Rev. \*F <sup>52.</sup> This pin is available only in the 48-pin TSOP I package. Tie the BYTE to V<sub>CC</sub> to configure the device in the 1M × 16 option. The 48-pin TSOP I package can also be used as a 2M × 8 SRAM by tying the BYTE signal to V<sub>SS</sub>. <sup>53.</sup> The 'X' (Don't care) state for the chip enables refer to the logic state (either HIGH or LOW). Intermediate voltage levels on these pins is not permitted. <sup>54.</sup> ERR is an Output pin. If not used, this pin should be left floating. # **Ordering Information** | Speed (ns) | Voltage Range | Ordering Code | Package<br>Diagram | Package Type (all Pb-free) | ERR Pin /<br>Ball | Operating<br>Range | |------------|---------------|-------------------|--------------------|----------------------------|-------------------|--------------------| | 45 | 2.2 V-3.6 V | CY62167G30-45BVXI | 51-85150 | 48-ball VFBGA | No | Industrial | | | | CY62167G30-45ZXI | 51-85183 | 48-pin TSOP I | | | ### **Ordering Code Definitions** # **Package Diagrams** Figure 15. 48-ball VFBGA (6 $\times$ 8 $\times$ 1.0 mm) Package Outline, 51-85150 | SYMBOL | DIMENSIONS | | | | |--------|------------|------|------|--| | | MIN. | NOM. | MAX. | | | Α | - | - | 1.00 | | | A1 | 0.16 | - | - | | | A2 | - | - | 0.81 | | | D | 8.00 BSC | | | | | E | 6.00 BSC | | | | | D1 | 5.25 BSC | | | | | E1 | 3.75 BSC | | | | | MD | 8 | | | | | ME | 6 | | | | | n | 48 | | | | | Øь | 0.25 | 0.30 | 0.35 | | | eE | 0.75 BSC | | | | | eD | 0.75 BSC | | | | | SD | 0.375 BSC | | | | | SE | 0.375 BSC | | | | ### NOTES: - 1. DIMENSIONING AND TOLERANCING METHODS PER ASME Y14.5M-2009. - 2. ALL DIMENSIONS ARE IN MILLIMETERS. - 3. BALL POSITION DESIGNATION PER JEP95, SECTION 3, SPP-020. - 4. eREPRESENTS THE SOLDER BALL GRID PITCH. - SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D" DIRECTION. SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE "E" DIRECTION. IS THE NUMBER OF POPULATED SOLDER BALL POSITIONS FOR MATRIX SIZE MD X ME. \*\*SD" AND "SE" ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW. WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW "SD" OR "SE" = 0. WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, "SD" = eD/2 AND "SE" = eE/2. \*\* "INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS. A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK METALIZED MARK, INDENTATION OR OTHER MEANS. 51-85150 \*I # Package Diagrams (continued) Figure 16. 48-pin TSOP I (12 $\times$ 18.4 $\times$ 1.0 mm) Package Outline, 51-85183 | SYMBOL | DIMENSIONS | | | | |----------|-------------|------|------|--| | STIVIBOL | MIN. | NOM. | MAX. | | | Α | _ | _ | 1.20 | | | A1 | 0.05 | _ | 0.15 | | | A2 | 0.95 | 1.00 | 1.05 | | | b1 | 0.17 | 0.20 | 0.23 | | | b | 0.17 | 0.22 | 0.27 | | | c1 | 0.10 | - | 0.16 | | | С | 0.10 | _ | 0.21 | | | D | 20.00 BASIC | | SIC | | | D1 | 18.40 BASIC | | SIC | | | Е | 12.00 BASIC | | C | | | е | 0.50 BASIC | | IC | | | L | 0.50 | 0.60 | 0.70 | | | θ | 0° | _ | 8 | | | R | 0.08 | _ | 0.20 | | | N | 48 | | | | ### NOTES: 1. DIMENSIONS ARE IN MILLIMETERS (mm). 2. PIN 1 IDENTIFIER FOR STANDARD PIN OUT (DIE UP). $\sqrt{3}$ . PIN 1 IDENTIFIER FOR REVERSE PIN OUT (DIE DOWN): INK OR LASER MARK. TO BE DETERMINED AT THE SEATING PLANE [-C-]. THE SEATING PLANE IS DEFINED AS THE PLANE OF CONTACT THAT IS MADE WHEN THE PACKAGE LEADS ARE ALLOWED TO REST FREELY ON A FLAT HORIZONTAL SURFACE. DIMENSIONS D1 AND E DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE MOLD PROTRUSION ON E IS 0.15mm PER SIDE AND ON D1 IS 0.25mm PER SIDE. DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08mm TOTAL IN EXCESS OF 6 DIMENSION AT MAX. MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND AN ADJACENT LEAD TO BE 0.07mm. THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10mm AND 0.25mm FROM THE LEAD TIP. LEAD COPLANARITY SHALL BE WITHIN 0.10mm AS MEASURED FROM THE SEATING PLANE. DIMENSION "e" IS MEASURED AT THE CENTERLINE OF THE LEADS. 10. JEDEC SPECIFICATION NO. REF: MO-142(D)DD. 51-85183 \*F # **Acronyms** **Table 1. Acronyms Used in this Document** | Acronym | Description | | |---------|-----------------------------------------|--| | BHE | Byte High Enable | | | BLE | Byte Low Enable | | | CE | Chip Enable | | | CMOS | Complementary metal oxide semiconductor | | | I/O | Input/output | | | OE | Output Enable | | | SRAM | Static random access memory | | | TSOP | Thin small outline package | | | VFBGA | Very fine-pitch ball grid array | | | WE | Write Enable | | # **Document Conventions** # **Units of Measure** Table 2. Units of Measure | Symbol | Unit of Measure | | |--------|-----------------|--| | °C | degree Celsius | | | MHz | megahertz | | | μΑ | microampere | | | μs | microsecond | | | mA | milliampere | | | mm | millimeter | | | ns | nanosecond | | | Ω | ohm | | | % | percent | | | pF | picofarad | | | V | volt | | | W | watt | | # **Document History Page** | Document Title: CY62167G30/CY62167GE30, 16-Mbit (1M words × 16-bit/2M words × 8-bit) Static RAM with Error-Correcting Code (ECC) Document Number: 002-20054 | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Rev. | ECN No. | Submission<br>Date | Description of Change | | | *E | 6607742 | 09/23/2019 | Changed status from Preliminary to Final. | | | *F | 6833597 | 03/18/2020 | Updated Product Portfolio: Updated Note 3. Updated DC Electrical Characteristics: Updated Note 14. Updated Data Retention Characteristics: Updated Note 23. Updated to new template. | | # Sales, Solutions, and Legal Information ### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. cypress.com/mcu cypress.com/psoc cypress.com/pmic ### **Products** Arm® Cortex® Microcontrollers Automotive Clocks & Buffers Interface Internet of Things Cypress.com/automotive cypress.com/clocks cypress.com/interface cypress.com/iot cypress.com/memory Microcontrollers PSoC Power Management ICs Touch Sensing cypress.com/touch USB Controllers cypress.com/usb Wireless Connectivity cypress.com/wireless ### PSoC® Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU ### **Cypress Developer Community** Community | Code Examples | Projects | Video | Blogs | Training | Components ### **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2017–2020. This document is the property of Cypress Semiconductor Corporation and its subsidiaries ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress shall have no liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. CYPRESS DOES NOT REPRESENT, WARRANT, OR GUARANTEE THAT CYPRESS PRODUCTS, OR SYSTEMS CREATED USING CYPRESS PRODUCTS, WILL BE FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION (collectively, "Security Breach"). Cypress disclaims any liability relating to any Security Breach, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from any Security Breach. In addition, the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to property design, program, and test the functionality and safety of any application made of this information and any resulting product. "High-Risk Device" reasonably device or system whose failure could cause personal injury, death, or property damage, and supplication in a High-Risk Device or one of the High-Risk Device or one of the High-Risk Device or one of the High-Risk Device or one of the High-Ri Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. Document Number: 002-20054 Rev. \*F Revised March 18, 2020 Page 21 of 21