# 4.5 V to 28 V Input, 2.0 A Integrated MOSFET Single Synchronous Buck DC/DC Converter # BD9E201FP4-Z ## **General Description** BD9E201FP4-Z is a single synchronous buck DC/DC converter with built-in low on-resistance power MOSFETs. BD9E201FP4-Z is a current mode control. It includes internal phase compensation. It achieves the high power density and offers a small footprint on the PCB by employing small package. #### **Features** - Single Synchronous Buck DC/DC Converter - Internal Phase Compensation - Over Voltage Protection (OVP) - Over Current Protection (OCP) - Short Circuit Protection (SCP) - Thermal Shutdown Protection (TSD) - Under Voltage Lockout Protection (UVLO) - Reduced External Diode - TSOT23-6L Package ## **Applications** - Home Appliance Products (i.e., Air Conditioner, Refrigerator) - Secondary Power Supply and Adapter Equipment - Telecommunication Devices #### **Key Specifications** Input Voltage Range: 4.5 V to 28.0 V Output Voltage Range: $V_{\text{IN}}x0.1$ or 0.7 V to $V_{\text{IN}}x0.8$ V Output Current: 2 A (Max) Switching Frequency: 350 kHz (Typ) High Side FET ON Resistance: 185 mΩ (Typ) 98 mΩ (Typ) Low Side FET ON Resistance: **Shutdown Current:** 8.5 µA (Typ) Operating Quiescent Current: 510 µA (Typ) # Package TSOT23-6L **W (Typ) x D (Typ) x H (Max)** 2.8 mm x 2.9 mm x 0.95 mm TSOT23-6L # **Typical Application Circuit** # **Pin Configuration** Pin Description | <u>Descripti</u> | on | | |------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin No. | Pin Name | Function | | 1 | GND | Ground pins for the control circuit and output stage of the switching regulator. | | 2 | SW | Switch pin. This pin is connected to the source of the High Side FET and the drain of the Low Side FET. Connect a bootstrap capacitor of 0.1 $\mu$ F between this pin and the BOOT pin. In addition, connect an inductor considering the direct current superimposition characteristic. | | 3 | VIN | Power supply pin. Connecting 0.1 $\mu$ F (Typ) and 10 $\mu$ F (Typ) ceramic capacitors is recommended. The detail of a selection is described in Selection of Components Externally Connected 1. Input Capacitor. | | 4 | FB | Output voltage feedback pin. See Selection of Components Externally Connected 3. Output Voltage Setting, FB Capacitor for the output voltage setting. | | 5 | EN | Enable pin. This pin is internally pull-up to internal regulator voltage by 1 M $\Omega$ (Typ) resistor. It allows to operate the IC if this pin is not connected to any supply. To use external supply, the device starts up with setting V <sub>EN</sub> to 1.21 V (Typ) or more. The device enters the shutdown mode with setting V <sub>EN</sub> to 1.10 V (Typ) or less. | | 6 | воот | Pin for bootstrap. Connect a bootstrap capacitor of 0.1 $\mu$ F (Typ) between this pin and the SW pin. The voltage of this pin is the gate drive voltage of the High Side FET. | # **Block Diagram** ## **Description of Blocks** #### 1. REG This block generates the internal regulator voltage. #### 2. SOFT START The Soft Start circuit slows down the rise of output voltage during start-up and controls the current, which allows the prevention of output voltage overshoot and inrush current. The internal soft start time is 5 ms (Typ). #### 3 FRRAMP This is the error amplifier. This block compares the FB voltage (V<sub>FB</sub>) and the internal reference voltage. The output voltage is set by the FB external resistors. #### 4. Current Sense Comparator This is a comparator that compares the ERRAMP signal with the current sense signal compensated by ramp signal. #### On-time Circuit This block generates the High Side FET on-time signal. Generates an on-time signal determined by the Current Sense Comparator output and OSC signal. #### 6. UVLO The UVLO block is for under voltage lockout protection. The device is shutdown when input voltage (V<sub>IN</sub>) falls to 3.9 V (Typ) or less. The threshold voltage has the 350 mV (Typ) hysteresis. #### 7 TSD The TSD block is for thermal protection. The device is shutdown when the junction temperature Tj reaches to 175 °C (Typ) or more. The device is automatically restored to normal operation with a hysteresis of 25 °C (Typ) when the Tj goes down. #### 8. OVP The OVP block is for over voltage protection. When the FB voltage ( $V_{FB}$ ) exceeds 120 % (Typ) or more of FB threshold voltage $V_{FBTH}$ , the output MOSFETs are turned off. After $V_{FB}$ falls 115 % (Typ) or less of $V_{FBTH}$ , the device is returned to normal operation condition. #### 9. HOCP This block is for over current protection of the High Side FET. When the current that flows through the High Side FET reaches the value of over current limit, it turns off the High Side FET and turns on the Low Side FET. #### 10. RCP This circuit is a comparator that monitors the inductor current. When inductor current falls below 2.8 A (Typ) while the Low Side FET is on, it turns off the Low Side FET. ## 11. SCP This block is for short circuit protection. After soft start is completed and in condition where $V_{FB}$ is 70 % (Typ) of 0.596 V or less and remained there for 0.73 ms (Typ), the device is shutdown for 47 ms (Typ) and subsequently initiates a restart. #### 12. DRIVER LOGIC This block controls the switching operation and protection function operation. #### 13 OSC This block generates the internal oscillation frequency. #### 14. BOOTREG Block creating gate drive voltage. Absolute Maximum Ratings (Ta = 25 °C) | Parameter | Symbol | Rating | Unit | |--------------------------------|--------------------|------------------------------|------| | Input Voltage | V <sub>IN</sub> | -0.3 to +30 | V | | SW Voltage | Vsw | -0.3 to V <sub>IN</sub> +0.3 | V | | SW Voltage (10 ns pulse width) | Vswac | -3 | V | | Voltage from GND to BOOT | Vвоот | -0.3 to +35 | V | | Voltage from SW to BOOT | ΔV <sub>BOOT</sub> | -0.3 to +7 | V | | FB Voltage | V <sub>FB</sub> | -0.3 to +3 | V | | EN Voltage | V <sub>EN</sub> | -0.3 to +3 | V | | Output Current | l <sub>out</sub> | 2 | Α | | Maximum Junction Temperature | Tjmax | 150 | °C | | Storage Temperature Range | Tstg | -55 to +150 | °C | Caution 1: Operating the IC over the absolute maximum ratings may damage the IC. The damage can either be a short circuit between pins or an open circuit between pins and the internal circuitry. Therefore, it is important to consider circuit protection measures, such as adding a fuse, in case the IC is operated over the absolute maximum ratings. Caution 2: Should by any chance the maximum junction temperature rating be exceeded the rise in temperature of the chip may result in deterioration of the properties of the chip. In case of exceeding this absolute maximum rating, design a PCB with thermal resistance taken into consideration by increasing board size and copper area so as not to exceed the maximum junction temperature rating. ## Thermal Resistance(Note 1) | Parameter | Symbol | Thermal Res | Unit | | |----------------------------------------------------------------|-------------|------------------------|--------------------------|-------| | Falanetei | | 1s <sup>(Note 3)</sup> | 2s2p <sup>(Note 4)</sup> | Offic | | TSOT23-6L | | | | | | Junction to Ambient | θја | 223.9 | 111.9 | °C/W | | Junction to Top Characterization Parameter <sup>(Note 2)</sup> | $\Psi_{JT}$ | 46.0 | 40.0 | °C/W | <sup>(</sup>Note 1) Based on JESD51-2A (Still-Air), using a BD9E201FP4 Chip. | vote +/ Osing a 1 Ob board based on scobo 1-7. | | | | | | |------------------------------------------------|-----------|-------------------------------|--|--|--| | Layer Number of<br>Measurement Board | Material | Board Size | | | | | Single | FR-4 | 114.3 mm x 76.2 mm x 1.57 mmt | | | | | Тор | | | | | | | Copper Pattern | Thickness | | | | | | Footprints and Traces | 70 µm | | | | | | Layer Number of<br>Measurement Board | Material | Board Size | | Board Size | | | |--------------------------------------|-----------|------------------------------|-----------|----------------|--|--| | 4 Layers | FR-4 | 114.3 mm x 76.2 mm x 1.6 mmt | | | | | | Тор | | 2 Internal Layers | | Botton | | | | Connor Pattorn | Thickness | Copper Pattern | Thicknose | Copper Pattern | | | | Ιορ | | Z IIILEITIAI LAYEIS | | Dottom | | |-----------------------|-----------|---------------------|-----------|-------------------|-----------| | Copper Pattern | Thickness | Copper Pattern | Thickness | Copper Pattern | Thickness | | Footprints and Traces | 70 µm | 74.2 mm x 74.2 mm | 35 µm | 74.2 mm x 74.2 mm | 70 µm | | | | | | | | <sup>(</sup>Note 2) The thermal characterization parameter to report the difference between junction temperature and the temperature at the top center of the outside surface of the component package. (Note 3) Using a PCB board based on JESD51-3. (Note 4) Using a PCB board based on JESD51-7. **Recommended Operating Conditions** | Parameter | Symbol | Min | Тур | Max | Unit | |-------------------------------------------|-----------------|-----|-----|----------------------|------| | Input Voltage | V <sub>IN</sub> | 4.5 | - | 28.0 | V | | Operating Temperature <sup>(Note 1)</sup> | Topr | -40 | - | +85 | °C | | Output Current <sup>(Note 1)</sup> | lout | 0 | - | 2 | Α | | Output Voltage Setting(Note 2) | Vout | 0.7 | - | V <sub>IN</sub> x0.8 | V | (Note 1) Tj must be 150 °C or less under the actual operating environment. Life time is derated at junction temperature greater than 125 °C. (Note 2) Please use within the range of $V_{OUT} \ge V_{IN} \times 0.1$ [V]. Electrical Characteristics (Unless otherwise specified Ta = 25 °C, $V_{IN}$ = 12 V, $V_{EN}$ = 3 V) | | | | | , | , - LIV | | |-------------------------------------------------------|------------------|-------|-------|-------|---------|-------------------------------------------| | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | | Input Supply | | | | 1 | | 1 | | Shutdown Current | Istby | - | 8.5 | 20.0 | μA | V <sub>EN</sub> = 0 V | | Operating Quiescent Current | ΙQ | - | 510 | 800 | μΑ | I <sub>OUT</sub> = 0 A,<br>No switching | | UVLO Threshold Voltage | $V_{UVLO}$ | 3.7 | 3.9 | 4.1 | V | V <sub>IN</sub> falling | | UVLO Hysteresis Voltage | Vuvlohys | 250 | 350 | 450 | mV | | | Enable | | | | | | | | EN Threshold Voltage High | $V_{ENH}$ | 1.10 | 1.21 | 1.30 | V | V <sub>EN</sub> rising | | EN Threshold Voltage Low | V <sub>ENL</sub> | 1.00 | 1.10 | 1.20 | V | V <sub>EN</sub> falling | | EN Input Current | I <sub>EN</sub> | -7.0 | -2.0 | -0.5 | μΑ | V <sub>EN</sub> = 3 V | | Reference Voltage, Error Amp | lifier, Soft S | tart | | | | | | FB Threshold Voltage | $V_{FBTH}$ | 0.587 | 0.596 | 0.605 | V | | | FB Input Current | I <sub>FB</sub> | - | - | 100 | nA | V <sub>FB</sub> = 1 V | | Soft Start Time | t <sub>SS</sub> | 3.5 | 5.0 | 6.5 | ms | | | SW (MOSFET) | | | | | | | | Switching Frequency | fsw | 250 | 350 | 450 | kHz | | | Maximum Duty Ratio | D <sub>MAX</sub> | 80 | - | - | % | | | High Side FET ON<br>Resistance | Ronh | - | 185 | 290 | mΩ | V <sub>BOOT</sub> - V <sub>SW</sub> = 5 V | | Low Side FET ON Resistance | Ronl | - | 98 | 165 | mΩ | | | Protection | | | | | | | | High Side Over Current Limit (Note 3) | Іноср | 2.5 | 3.2 | 4.1 | Α | No switching | | Low Side Reverse Current<br>Limit <sup>(Note 3)</sup> | I <sub>RCP</sub> | 1.8 | 2.8 | 3.8 | Α | No switching | (Note 3) No tested on outgoing inspection. # **Typical Performance Curves** Figure 1. Shutdown Current vs Temperature Figure 2. Operating Quiescent Current vs Temperature Figure 3. UVLO Threshold Voltage vs Temperature Figure 4. EN Threshold Voltage vs Temperature Figure 5. EN Input Current vs EN Voltage Figure 6. EN Input Current vs Temperature Figure 7. FB Threshold Voltage vs Temperature Figure 8. FB Input Current vs Temperature Figure 9. Soft Start Time vs Temperature Figure 10. Switching Frequency vs Temperature Figure 11. Maximum Duty Ratio vs Temperature Figure 12. High Side FET ON Resistance vs Temperature Figure 13. Low Side FET ON Resistance vs Temperature Figure 14. High Side Over Current Limit vs Temperature Figure 16. Output Voltage vs Output Current Figure 17. Efficiency vs Output Current (V<sub>OUT</sub> = 5 V) Figure 18. Output Current vs Input Voltage Operating Range: Tj < 150 °C (V<sub>OUT</sub> ≤ 1.8 V) Figure 19. Output Current vs Input Voltage Operating Range: Tj < 150 °C (Vout = 3.3 V) Figure 20. Output Current vs Input Voltage Operating Range: Tj < 150 °C (Vout = 3.3 V) Time: 2 ms/div Time: 500 ms/div Figure 21. Start-up at No Load: $V_{EN}$ = 0 V to 2 V ( $V_{IN}$ = 12 V, $V_{OUT}$ = 5 V) Figure 22. Shutdown at No Load $V_{EN}$ = 2 V to 0 V ( $V_{IN}$ = 12 V, $V_{OUT}$ = 5 V) Time: 2 ms/div Time: 1 ms/div Figure 23. Start-up at R<sub>LOAD</sub> = 2.5 $\Omega$ : V<sub>EN</sub> = 0 V to 2 V (V<sub>IN</sub> = 12 V, V<sub>OUT</sub> = 5 V) Figure 24. Shutdown at R<sub>LOAD</sub> = 2.5 $\Omega$ : V<sub>EN</sub> = 2 V to 0 V (V<sub>IN</sub> = 12 V, V<sub>OUT</sub> = 5 V) Figure 25. Output Current vs Temperature<sup>(Note 1)</sup> Operating Range: Tj < 150 °C $(V_{IN} = 5 \text{ V}, 7 \text{ V}, V_{OUT} = 0.7 \text{ V})$ Figure 26. Output Current vs Temperature<sup>(Note 1)</sup> Operating Range: Tj < 150 °C (V<sub>IN</sub> = 5 V, 12 V, V<sub>OUT</sub> = 1.2 V) Figure 27. Output Current vs Temperature<sup>(Note 1)</sup> Operating Range: Tj < 150 °C (V<sub>IN</sub> = 12 V, 24 V, V<sub>OUT</sub> = 3.3 V) Figure 28. Output Current vs Temperature<sup>(Note 1)</sup> Operating Range: Tj < 150 °C (V<sub>IN</sub> = 12 V, 24 V, V<sub>OUT</sub> = 5 V) (Note 1) Measured on FR-4 board 67.5 mm x 67.5 mm, Copper Thickness: Top and Bottom 70 $\mu$ m, 2 Internal Layers 35 $\mu$ m. Figure 29. Output Current vs Temperature<sup>(Note 1)</sup> Operating Range: Tj < 150 °C $(V_{\text{IN}} = 24 \text{ V}, V_{\text{OUT}} = 12 \text{ V})$ (Note 1) Measured on FR-4 board 67.5 mm x 67.5 mm, Copper Thickness: Top and Bottom 70 $\mu$ m, 2 Internal Layers 35 $\mu$ m. # **Function Explanation** ## 1. Basic Operation ## (1) DC/DC Converter Operation BD9E201FP4-Z is a synchronous rectifying step-down switching regulator that achieves faster transient response by employing current mode PWM control system. It utilizes switching operation in PWM (Pulse Width Modulation) mode. Figure 30. Efficiency Image PWM Mode Control ## (2) Enable Control The startup and shutdown can be controlled by the EN voltage ( $V_{EN}$ ). When $V_{EN}$ becomes 1.21 V (Typ) or more, the internal circuit is activated and the device starts up. When $V_{EN}$ becomes 1.10 V (Typ) or less, the device is shutdown. To enable shutdown control with the EN pin, the shutdown interval must be set to 100 $\mu$ s or longer. Figure 31. Startup and Shutdown with Enable Control Timing Chart ## 1. Basic Operation - continued ## (3) Soft Start When $V_{EN}$ goes high, soft start function operates and output voltage gradually rises. This soft start function can prevent overshoot of the output voltage and excessive inrush current. The soft start time $t_{SS}$ is 5 ms (Typ). Figure 32. Soft Start Timing Chart ## **Function Explanation - continued** #### 2. Protection The protection circuits are intended for prevention of damage caused by unexpected accidents. Do not use the continuous protection. ## (1) Over Current Protection (OCP) / Short Circuit Protection (SCP) Over Current Protection (OCP) restricts the flowing current through the High Side FET for every switching period. SW switching is masked by 3clock cycles when OCP is detected. Short Circuit Protection (SCP) function is a Hiccup mode. When $V_{FB}$ remains $V_{FBTH} \times 70$ % or less for 0.73 ms (Typ), the device stops the switching operation for 47 ms. After that, the device restarts. SCP does not operate during the soft start even if the device is in the SCP conditions. Do not exceed the maximum junction temperature (Tjmax = 150 °C) during OCP and SCP operation. Table 1. The Operating Condition of OCP and SCP | V <sub>EN</sub> | V <sub>FB</sub> | Start-up | OCP | SCP | |-----------------|----------------------------------|---------------------|---------|---------| | | ≤ V <sub>FBTH</sub> x 70 % (Typ) | During Soft Start | Enable | Disable | | ≥ 1.21 V (Typ) | > V <sub>FВТН</sub> х 70 % (Тур) | Complete Soft Start | Enable | Disable | | | ≤ V <sub>FBTH</sub> x 70 % (Typ) | Complete Soft Start | Enable | Enable | | ≤ 1.10 V (Typ) | - | Shutdown | Disable | Disable | Figure 33. OCP and SCP Timing Chart ## 2. Protection - continued ## (2) Under Voltage Lockout Protection (UVLO) When input voltage $V_{IN}$ falls to 3.90 V (Typ) or less, the device is shutdown. When $V_{IN}$ becomes 4.25 V (Typ) or more, the device starts up. The hysteresis is 350 mV (Typ). The under voltage lock-out protection (UVLO) threshold voltages can be set higher than the internal UVLO threshold voltage by the resistor divider network connected between the VIN and EN pins. Figure 35. External UVLO Setting Resistor divider network can be computed as follows: $$R_3 = \frac{v_{EX\_UVLOOFF} - v_{ENH}}{\frac{v_{ENH}}{R_4} - I_R} \ [\Omega]$$ $$5.1k \le R_4 \le 51k$$ [ $\Omega$ ] $$V_{EX\_UVLOOFF} \leq \frac{VIN}{1.2}$$ [V] Resistor divider hysteresis voltage can be computed as follows: $$V_{UVLOHYS2} = (V_{ENH} - V_{ENL}) \times \left(\frac{R_3 + R_4}{R_4}\right)$$ [V] #### where: $I_R$ = 3.8 $\mu$ A (Typ) $V_{ENH}$ = 1.21 V (Typ) $V_{ENL}$ = 1.1 V (Typ) $V_{\it EX\_UVLOOFF}$ . Resistor divider UVLO release setting $V_{\it UVLOHYS2}$ . Resistor divider UVLO hysteresis setting ## 2. Protection - continued ## (3) Thermal Shutdown Protection (TSD) Thermal shutdown circuit prevents heat damage to the IC. The device should always operate within the IC's maximum junction temperature rating (Tjmax = 150 °C). However, if it continues exceeding the rating and the junction temperature Tj rises to 175 °C (Typ), the TSD circuit is activated and it turns the output MOSFETs off. When the Tj falls below the TSD threshold, the circuits are automatically restored to normal operation. The TSD threshold has a hysteresis of 25 °C (Typ). Note that the TSD circuit operates in a situation that exceeds the absolute maximum ratings. Therefore, under no circumstances, should the TSD circuit be used in a set design or for any purpose other than protecting the IC from heat damage. ## (4) Over Voltage Protection (OVP) When the FB voltage $V_{FB}$ exceeds $V_{FBTH}$ x 120 % (Typ) or more, the output MOSFETs are turned off to prevent the increase in the output voltage. After the $V_{FB}$ falls $V_{FBTH}$ x 115 % (Typ) or less, the output MOSFETs are returned to normal operation condition. Switching operation restarts after $V_{FB}$ falls below $V_{FBTH}$ (Typ). ## (5) Reverse Current Protection (RCP) This circuit is a comparator that monitors the inductor current. When inductor current falls below 2.8 A (Typ) while the Low Side FET is on, it turns off the Low Side FET. # **Application Examples** ## 1. $V_{IN} = 7 V$ to 24 V, $V_{OUT} = 3.3 V$ Table 2. Specification of Application | i datio 2. oposimos don on approximon | | | | | | |---------------------------------------|---------|---------------------|--|--|--| | Parameter | Symbol | Specification Value | | | | | Input Voltage | Vin | 7 V to 24 V (Typ) | | | | | Output Voltage | Vouт | 3.3 V (Typ) | | | | | Maximum Output Current | Іоитмах | 2 A | | | | | Temperature | Та | 25 °C | | | | Figure 36. Application Circuit Table 3. Recommended Component Values | Part No. | Value | Part Name | Size Code<br>(mm) | Manufacturer | |------------------------------------|---------------------------|-------------------|-------------------|--------------| | L | 10 μH | 1217AS-H-100M | 8080 | Murata | | C <sub>IN1</sub> (Note 1) | 0.1 μF (50 V, X5R, ±10 %) | GRM155R61H104KE14 | 1005 | Murata | | C <sub>IN2</sub> (Note 2) | 10 μF (100 V, X7S, ±10 %) | GRM32EC72A106KE05 | 3225 | Murata | | C <sub>BOOT</sub> (Note 3) | 0.1 μF (50 V, X5R, ±10 %) | GRM155R61H104KE14 | 1005 | Murata | | Cour1 <sup>(Note 4)</sup> | 22 µF (25 V, X7R, ±10 %) | GRM32ER71E226KE15 | 3225 | Murata | | C <sub>OUT2</sub> (Note 4) | 22 µF (25 V, X7R, ±10 %) | GRM32ER71E226KE15 | 3225 | Murata | | Сғв | - | - | - | - | | R <sub>0</sub> <sup>(Note 5)</sup> | Short | - | - | - | | R <sub>1A</sub> | Short | - | - | - | | R <sub>1B</sub> | 100 kΩ (1 %, 1/16 W) | MCR01MZPF1003 | 1005 | ROHM | | R <sub>2</sub> | 22.1 kΩ (1 %, 1/16 W) | MCR01MZPF2212 | 1005 | ROHM | | R <sub>3</sub> | - | - | - | - | | R <sub>4</sub> | - | - | - | - | <sup>(</sup>Note 1) In order to reduce the influence of high frequency noise, connect a 0.1 µF ceramic capacitor C<sub>IN1</sub> as close as possible to the VIN pin and the GND pin. (Note 2) For the input capacitor C<sub>IN2</sub>, take temperature characteristics, DC bias characteristics, etc. into consideration to set to the actual capacitance of no less than 3.0 μF. (Note 3) For the bootstrap capacitor C<sub>BOOT</sub>, take temperature characteristics, DC bias characteristics, etc. into consideration to set to the actual capacitance of no less than 0.022 µF. <sup>(</sup>Note 4) In case of changing the actual capacitance value due to temperature characteristics, DC bias characteristics, etc. of the output capacitor Cout1 and C<sub>OUT2</sub>, the loop response characteristics may change. Confirm the actual application. <sup>(</sup>Note 5) R<sub>0</sub> is an option, used for feedback's frequency response measurement. By inserting a resistor at R<sub>0</sub>, it is possible to measure the frequency response (phase margin) using a FRA. However, the resistor is not used in actual application, use this resistor pattern in short-circuit mode. ## 1. VIN = 7 V to 24 V, VOUT = 3.3 V - continued Figure 37. Efficiency vs Output Current Figure 38. Output Ripple Voltage (V<sub>IN</sub> = 12 V, I<sub>OUT</sub> = 2 A) Figure 39. Frequency Characteristics ( $V_{IN}$ = 12 V, $I_{OUT}$ = 2 A) Figure 40. Load Transient Response $(V_{IN} = 12 \text{ V}, I_{OUT} = 0.5 \text{ A to } 1.5 \text{ A})$ # **Application Examples - continued** ## 2. $V_{IN} = 7 V$ to 24 V, $V_{OUT} = 5 V$ Table 4. Specification of Application | Parameter | Symbol | Specification Value | |------------------------|---------|---------------------| | Input Voltage | Vin | 7 V to 24 V (Typ) | | Output Voltage | Vout | 5 V (Typ) | | Maximum Output Current | loutmax | 2 A | | Temperature | Та | 25 °C | Figure 41. Application Circuit Table 5. Recommended Component Values | Part No. | Value | Part Name | Size Code<br>(mm) | Manufacturer | |----------------------------|---------------------------|-------------------|-------------------|--------------| | L | 15 µH | 1217AS-H-150M | 8080 | Murata | | C <sub>IN1</sub> (Note 1) | 0.1 μF (50 V, X5R, ±10 %) | GRM155R61H104KE14 | 1005 | Murata | | C <sub>IN2</sub> (Note 2) | 10 μF (100 V, X7S, ±10 %) | GRM32EC72A106KE05 | 3225 | Murata | | C <sub>BOOT</sub> (Note 3) | 0.1 μF (50 V, X5R, ±10 %) | GRM155R61H104KE14 | 1005 | Murata | | Court <sup>(Note 4)</sup> | 22 µF (25 V, X7R, ±10 %) | GRM32ER71E226KE15 | 3225 | Murata | | Cour2 <sup>(Note 4)</sup> | 22 µF (25 V, X7R, ±10 %) | GRM32ER71E226KE15 | 3225 | Murata | | Сғв | - | - | - | - | | R <sub>0</sub> (Note 5) | Short | - | - | - | | R <sub>1A</sub> | 0.82 kΩ (1 %, 1/16 W) | MCR01MZPF8200 | 1005 | ROHM | | R <sub>1B</sub> | 110 kΩ (1 %, 1/16 W) | MCR01MZPF1103 | 1005 | ROHM | | R <sub>2</sub> | 15 kΩ (1 %, 1/16 W) | MCR01MZPF1502 | 1005 | ROHM | | R <sub>3</sub> | - | - | - | - | | R <sub>4</sub> | - | - | - | - | <sup>(</sup>Note 1) In order to reduce the influence of high frequency noise, connect a 0.1 µF ceramic capacitor C<sub>IN1</sub> as close as possible to the VIN pin and the GND pin. (Note 2) For the input capacitor C<sub>IN2</sub>, take temperature characteristics, DC bias characteristics, etc. into consideration to set to the actual capacitance of no less than 3.0 μF. <sup>(</sup>Note 3) For the bootstrap capacitor CBOOT, take temperature characteristics, DC bias characteristics, etc. into consideration to set to the actual capacitance of no less than 0.022 µF. <sup>(</sup>Note 4) In case of changing the actual capacitance value due to temperature characteristics, DC bias characteristics, etc. of the output capacitor Cout1 and C<sub>OUT2</sub>, the loop response characteristics may change. Confirm the actual application. <sup>(</sup>Note 5) R<sub>0</sub> is an option, used for feedback's frequency response measurement. By inserting a resistor at R<sub>0</sub>, it is possible to measure the frequency response (phase margin) using a FRA. However, the resistor is not used in actual application, use this resistor pattern in short-circuit mode. ## 2. V<sub>IN</sub> = 7 V to 24 V, V<sub>OUT</sub> = 5 V - continued Figure 42. Efficiency vs Output Current Figure 43. Output Ripple Voltage (V<sub>IN</sub> = 12 V, I<sub>OUT</sub> = 2 A) Vour: 200 mV/div Time: 200 µs/div Iour: 500 mA/div Figure 44. Frequency Characteristics ( $V_{IN}$ = 12 V, $I_{OUT}$ = 2 A) Figure 45. Load Transient Response $(V_{IN} = 12 \text{ V}, I_{OUT} = 0.5 \text{ A to } 1.5 \text{ A})$ # **Application Examples - continued** ## 3. V<sub>IN</sub> = 24 V, V<sub>OUT</sub> = 12 V Table 6. Specification of Application | Doromotor | Symbol | Specification Value | | |------------------------|-----------------|---------------------|--| | Parameter | Symbol | Specification Value | | | Input Voltage | V <sub>IN</sub> | 24 V (Typ) | | | Output Voltage | Vouт | 12 V (Typ) | | | Maximum Output Current | Іоитмах | 2 A | | | Temperature | Ta | 25 °C | | Figure 46. Application Circuit Table 7. Recommended Component Values | Part No. | Value | Part Name | Size Code<br>(mm) | Manufacturer | | |------------------------------------|---------------------------|-------------------|-------------------|--------------|--| | L | 22 µH | 1217AS-H-220M | 8080 | Murata | | | C <sub>IN1</sub> (Note 1) | 0.1 μF (50 V, X5R, ±10 %) | GRM155R61H104KE14 | 1005 | Murata | | | C <sub>IN2</sub> (Note 2) | 10 μF (100 V, X7S, ±10 %) | GRM32EC72A106KE05 | 3225 | Murata | | | C <sub>BOOT</sub> (Note 3) | 0.1 μF (50 V, X5R, ±10 %) | GRM155R61H104KE14 | 1005 | Murata | | | Cour1 <sup>(Note 4)</sup> | 22 µF (25 V, X7R, ±10 %) | GRM32ER71E226KE15 | 3225 | Murata | | | C <sub>OUT2</sub> (Note 4) | 22 µF (25 V, X7R, ±10 %) | GRM32ER71E226KE15 | 3225 | Murata | | | Сғв | - | - | - | - | | | R <sub>0</sub> <sup>(Note 5)</sup> | Short | - | - | - | | | R <sub>1A</sub> | Short | - | - | - | | | R <sub>1B</sub> | 100 kΩ (1 %, 1/16 W) | MCR01MZPF1003 | 1005 | ROHM | | | R <sub>2</sub> | 5.23 kΩ (1 %, 1/16 W) | MCR01MZPF5231 | 1005 | ROHM | | | R <sub>3</sub> | - | - | - | - | | | R <sub>4</sub> | - | - | - | - | | <sup>(</sup>Note 1) In order to reduce the influence of high frequency noise, connect a 0.1 µF ceramic capacitor C<sub>IN1</sub> as close as possible to the VIN pin and the GND pin. (Note 2) For the input capacitor C<sub>IN2</sub>, take temperature characteristics, DC bias characteristics, etc. into consideration to set to the actual capacitance of no less than 3.0 μF. (Note 3) For the bootstrap capacitor C<sub>BOOT</sub>, take temperature characteristics, DC bias characteristics, etc. into consideration to set to the actual capacitance of no less than 0.022 µF. <sup>(</sup>Note 4) In case of changing the actual capacitance value due to temperature characteristics, DC bias characteristics, etc. of the output capacitor Cout1 and C<sub>OUT2</sub>, the loop response characteristics may change. Confirm the actual application. <sup>(</sup>Note 5) R<sub>0</sub> is an option, used for feedback's frequency response measurement. By inserting a resistor at R<sub>0</sub>, it is possible to measure the frequency response (phase margin) using a FRA. However, the resistor is not used in actual application, use this resistor pattern in short-circuit mode. ## 3. VIN = 24 V, VOUT = 12 V - continued Figure 47. Efficiency vs Output Current Figure 48. Output Ripple Voltage (V<sub>IN</sub> = 24 V, I<sub>OUT</sub> = 2 A) Vour: 500 mV/div Time: 200 µs/div Iour: 500 mA/div Figure 49. Frequency Characteristics ( $V_{IN}$ = 24 V, $I_{OUT}$ = 2 A) Figure 50. Load Transient Response $(V_{IN} = 24 \text{ V}, I_{OUT} = 0.5 \text{ A to } 1.5 \text{ A})$ ## **Selection of Components Externally Connected** Contact us if not use the recommended component values in Application Examples. ## 1. Input Capacitor Use ceramic type capacitor for the input capacitor. The input capacitor is used to reduce the input ripple noise and it is effective by being placed as close as possible to the VIN pin. Set the capacitor value so that it does not fall to 3 $\mu$ F considering the capacitor value variances, temperature characteristics, DC bias characteristics, aging characteristics, and etc. The PCB layout and the position of the capacitor may lead to IC malfunction. Refer to the notes on the PCB layout on PCB Layout Design when designing PCB layout. In addition, the capacitor with value 0.1 $\mu$ F can be connected as close as possible to the VIN pin and the GND pin in order to reduce the high frequency noise. ## 2. Output LC Filter In order to supply a continuous current to the load, the DC/DC converter requires an LC filter for smoothing the output voltage. For recommended inductance, use the values listed in Table 8. Figure 51. Waveform of Inductor Current Figure 52. Output LC Filter Circuit For example, given that $V_{IN}$ = 12 V, $V_{OUT}$ = 5 V, L = 15 $\mu$ H, and the switching frequency $f_{SW}$ = 350 kHz, Inductor current $\Delta I_L$ can be represented by the following equation. $$\Delta I_L = V_{OUT} \times (V_{IN} - V_{OUT}) \times \frac{1}{V_{IN} \times f_{SW} \times L} = 0.555$$ [A] The rated current of the inductor (Inductor saturation current) must be larger than the sum of the maximum output current $I_{OUTMAX}$ and 1/2 of the inductor ripple current $\Delta I_L$ . Use ceramic type capacitor for the output capacitor $C_{\text{OUT}}$ . For recommended actual capacitance, use the values listed in Table 8. $C_{\text{OUT}}$ affects the output ripple voltage. Select $C_{\text{OUT}}$ so that it must satisfy the required ripple voltage characteristics. The output ripple voltage can be estimated by the following equation. $$\Delta V_{RPL} = \Delta I_L \times \left( R_{ESR} + \frac{1}{8 \times C_{OUT} \times f_{SW}} \right)$$ [V] where: $R_{ESR}$ is the Equivalent Series Resistance (ESR) of the output capacitor. For example, given that $C_{OUT}$ = 44 $\mu F$ and $R_{ESR}$ = 5 $m\Omega$ , $\Delta V_{RPL}$ can be calculated as below. $$\Delta V_{RPL} = 0.555 A \times \left(5 m\Omega + \frac{1}{8 \times 44 \mu F \times 350 kHz}\right) = 7.28 \text{ [mV]}$$ ## 2. Output LC Filter - continued In addition, the total capacitance connected to V<sub>OUT</sub> needs to satisfy the value obtained by the following equation. $$C_{OUTMAX} < \frac{t_{SSMIN}}{V_{OUT}} \times (I_{OUTSS} - I_{OUTMAX} - \frac{\Delta I_L}{2})$$ [F] where: $t_{\it SSMIN}$ is the minimum soft start time. $V_{OUT}$ is the output voltage. $I_{OUTMAX}$ is the maximum output current. $\Delta I_L$ is the inductor ripple current. $I_{\it OUTSS}$ is the maximum output current during soft start. For example, given that $V_{IN}$ = 12 V, $V_{OUT}$ = 5.0 V, L = 15 $\mu$ H, $f_{SW}$ = 350 kHz (Typ), $t_{SSMIN}$ = 3.5 ms, $t_{OUTMAX}$ = 2 A, and $t_{OUTSS}$ = 2.5 A, $t_{OUTMAX}$ can be calculated as below. $$C_{OUTMAX} < \frac{3.5 \text{ ms}}{5.0 \text{ V}} \times (2.5 \text{ A} - 2 \text{ A} - \frac{0.555 \text{ A}}{2}) = 155 \text{ [µF]}$$ If the total capacitance connected to $V_{\text{OUT}}$ is larger than $C_{\text{OUTMAX}}$ , over current protection may be activated by the inrush current at startup and prevented to turn on the output. Confirm this on the actual application. Table 8. Recommended external parts value | V <sub>IN</sub> [V] | <b>V</b> оит <b>[V]</b> | Inductor L<br>[μΗ] | C <sub>OUT_EFF</sub> (Note 1)<br>[µF] | R <sub>1A+</sub> R <sub>1B</sub><br>[kΩ] | R <sub>2</sub> [kΩ] | C <sub>FB</sub> [pF] | |---------------------|-------------------------|--------------------|---------------------------------------|------------------------------------------|---------------------|----------------------| | 7 to 24 | 3.3 | 10 | 44 | 100 | 22.1 | - | | 7 to 24 | 5 | 15 | 44 | 110.82 | 15 | - | | 24 | 12 | 22 | 30 | 100 | 5.23 | - | (Note 1) Cout\_EFF is the sum of actual output capacitance. # Selection of Components Externally Connected - continued ## 3. Output Voltage Setting, FB Capacitor The output voltage can be set by the feedback resistance ratio connected to the FB pin. For recommended $R_{1B}$ and $R_{2}$ , use the values listed in Table 8. Figure 53. Feedback Resistor Circuit The output voltage V<sub>OUT</sub> can be calculated as below. $$V_{OUT} = \frac{R_{1B} + R_2}{R_2} \times 0.596$$ [V] $$0.7 \le V_{OUT} \le (V_{IN} \times 0.8)$$ [V] ## 4. Bootstrap Capacitor The bootstrap capacitor 0.1 $\mu$ F is recommended. Connect the capacitor between the SW pin and the BOOT pin. For the capacitance, take temperature characteristics, DC bias characteristics, and etc. into consideration to set to the actual capacitance of no less than 0.022 $\mu$ F. ## **PCB Layout Design** PCB layout design for DC/DC converter is very important. Appropriate layout can avoid various problems concerning power supply. Figure 54-a. to Figure 54-c show the current path in a buck DC/DC converter. The Loop 1 in Figure 54-a is a current path when H-side switch is ON and L-side switch is OFF, the Loop 2 in Figure 54-b is when H-side switch is OFF and L-side switch is ON. The thick line in Figure 54-c shows the difference between Loop1 and Loop2. The current in thick line change sharply each time the switching element H-side and L-side switch change from OFF to ON, and vice versa. These sharp changes induce a waveform with harmonics in this loop. Therefore, the loop area of thick line that is consisted by input capacitor and IC should be as small as possible to minimize noise. For more details, refer to application note of switching regulator series "PCB Layout Techniques of Buck Converter". Figure 54-a. Current Path when High Side Switch = ON, Low Side Switch = OFF Figure 54-b. Current Path when High Side Switch = OFF, Low Side Switch = ON Figure 54-c. Difference of Current and Critical Area in Layout # PCB Layout Design - continued When designing the PCB layout, pay attention to the following points: Connect the input capacitor C<sub>1</sub> and C<sub>2</sub> as close as possible to the VIN pin and the GND pin on the same plane as the IC. - Switching nodes such as SW are susceptible to noise due to AC coupling with other nodes. Route the inductor pattern L as thick and as short as possible. - The feedback line connected to the FB pin should be as far away from the SW nodes as possible. - Place the output capacitor C<sub>5</sub>, C<sub>6</sub> and C<sub>7</sub> away from input capacitor C<sub>1</sub> and C<sub>2</sub> to avoid harmonics noise from the input. - R<sub>1</sub> is provided for the measurement of feedback frequency characteristics (optional). By inserting a resistor into R<sub>1</sub>, it is possible to measure the frequency characteristics of feedback (phase margin) using FRA etc. R<sub>1</sub> is short-circuited for normal use. Figure 55. Application Circuit Figure 56. Example of PCB Layout (Silkscreen Overlay) # PCB Layout Design - continued Top Layer Inner 1 Layer nei 2 Layer Bottom La Figure 57. Example of PCB Layout I/O Equivalence Circuits ## **Operational Notes** ## 1. Reverse Connection of Power Supply Connecting the power supply in reverse polarity can damage the IC. Take precautions against reverse polarity when connecting the power supply, such as mounting an external diode between the power supply and the IC's power supply pins. ## 2. Power Supply Lines Design the PCB layout pattern to provide low impedance supply lines. Furthermore, connect a capacitor to ground at all power supply pins. Consider the effect of temperature and aging on the capacitance value when using electrolytic capacitors. #### 3. Ground Voltage Ensure that no pins are at a voltage below that of the ground pin at any time, even during transient condition. However, pins that drive inductive loads (e.g. motor driver outputs, DC-DC converter outputs) may inevitably go below ground due to back EMF or electromotive force. In such cases, the user should make sure that such voltages going below ground will not cause the IC and the system to malfunction by examining carefully all relevant factors and conditions such as motor characteristics, supply voltage, operating frequency and PCB wiring to name a few. ## 4. Ground Wiring Pattern When using both small-signal and large-current ground traces, the two ground traces should be routed separately but connected to a single ground at the reference point of the application board to avoid fluctuations in the small-signal ground caused by large currents. Also ensure that the ground traces of external components do not cause variations on the ground voltage. The ground lines must be as short and thick as possible to reduce line impedance. ## 5. Recommended Operating Conditions The function and operation of the IC are guaranteed within the range specified by the recommended operating conditions. The characteristic values are guaranteed only under the conditions of each item specified by the electrical characteristics. #### 6. Inrush Current When power is first supplied to the IC, it is possible that the internal logic may be unstable and inrush current may flow instantaneously due to the internal powering sequence and delays, especially if the IC has more than one power supply. Therefore, give special consideration to power coupling capacitance, power wiring, width of ground wiring, and routing of connections. ## 7. Testing on Application Boards When testing the IC on an application board, connecting a capacitor directly to a low-impedance output pin may subject the IC to stress. Always discharge capacitors completely after each process or step. The IC's power supply should always be turned off completely before connecting or removing it from the test setup during the inspection process. To prevent damage from static discharge, ground the IC during assembly and use similar precautions during transport and storage. ## 8. Inter-pin Short and Mounting Errors Ensure that the direction and position are correct when mounting the IC on the PCB. Incorrect mounting may result in damaging the IC. Avoid nearby pins being shorted to each other especially to ground, power supply and output pin. Inter-pin shorts could be due to many reasons such as metal particles, water droplets (in very humid environment) and unintentional solder bridge deposited in between pins during assembly to name a few. ## 9. Unused Input Pins Input pins of an IC are often connected to the gate of a MOS transistor. The gate has extremely high impedance and extremely low capacitance. If left unconnected, the electric field from the outside can easily charge it. The small charge acquired in this way is enough to produce a significant effect on the conduction through the transistor and cause unexpected operation of the IC. So unless otherwise specified, unused input pins should be connected to the power supply or ground line. ## **Operational Notes - continued** ## 10. Regarding the Input Pin of the IC This monolithic IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. P-N junctions are formed at the intersection of the P layers with the N layers of other elements, creating a parasitic diode or transistor. For example (refer to figure below): When GND > Pin A and GND > Pin B, the P-N junction operates as a parasitic diode. When GND > Pin B, the P-N junction operates as a parasitic transistor. Parasitic diodes inevitably occur in the structure of the IC. The operation of parasitic diodes can result in mutual interference among circuits, operational faults, or physical damage. Therefore, conditions that cause these diodes to operate, such as applying a voltage lower than the GND voltage to an input pin (and thus to the P substrate) should be avoided. Figure 58. Example of Monolithic IC Structure ## 11. Ceramic Capacitor When using a ceramic capacitor, determine a capacitance value considering the change of capacitance with temperature and the decrease in nominal capacitance due to DC bias and others. ## 12. Thermal Shutdown Circuit (TSD) This IC has a built-in thermal shutdown circuit that prevents heat damage to the IC. Normal operation should always be within the IC's maximum junction temperature rating. If however the rating is exceeded for a continued period, the junction temperature (Tj) will rise which will activate the TSD circuit that will turn OFF power output pins. When the Tj falls below the TSD threshold, the circuits are automatically restored to normal operation. Note that the TSD circuit operates in a situation that exceeds the absolute maximum ratings and therefore, under no circumstances, should the TSD circuit be used in a set design or for any purpose other than protecting the IC from heat damage. ## 13. Over Current Protection Circuit (OCP) This IC incorporates an integrated overcurrent protection circuit that is activated when the load is shorted. This protection circuit is effective in preventing damage due to sudden and unexpected incidents. However, the IC should not be used in applications characterized by continuous operation or transitioning of the protection circuit. # **Ordering Information** # **Marking Diagram** **Physical Dimension and Packing Information** **Revision History** | Date | Revision | Changes | | |-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 25.Mar.2022 | 001 | New Release | | | 22.Mar.2023 | 002 | Page 11: Update data Figure 17: Updated X-Axis format Page 25: Update data Figure 48: Output Ripple Voltage Page 27: Update data Table 8: Change Cout_Eff value from 44 µF to 30 µF | | # **Notice** ## **Precaution on using ROHM Products** 1. Our Products are designed and manufactured for application in ordinary electronic equipment (such as AV equipment, OA equipment, telecommunication equipment, home electronic appliances, amusement equipment, etc.). If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment (Note 1), transport equipment, traffic equipment, aircraft/spacecraft, nuclear power controllers, fuel controllers, car equipment including car accessories, safety devices, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications. (Note1) Medical Equipment Classification of the Specific Applications | JAPAN | USA | EU | CHINA | |---------|-----------|------------|-----------| | CLASSⅢ | CI ACCIII | CLASS II b | CI VCCIII | | CLASSIV | CLASSII | CLASSⅢ | CLASSⅢ | - 2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures: - [a] Installation of protection circuits or other protective devices to improve system safety - [b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure - 3. Our Products are designed and manufactured for use under standard conditions and not under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary: - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust - [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub> - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items - [f] Sealing or coating our Products with resin or other coating materials - [g] Use of our Products without cleaning residue of flux (Exclude cases where no-clean type fluxes is used. However, recommend sufficiently about the residue.); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering - [h] Use of the Products in places subject to dew condensation - 4. The Products are not subject to radiation-proof design. - 5. Please verify and confirm characteristics of the final or mounted products in using the Products. - 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse, is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability. - 7. De-rate Power Dissipation depending on ambient temperature. When used in sealed area, confirm that it is the use in the range that does not exceed the maximum junction temperature. - 8. Confirm that operation temperature is within the specified range described in the product specification. - 9. ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document. ## Precaution for Mounting / Circuit board design - 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability. - 2. In principle, the reflow soldering method must be used on a surface-mount products, the flow soldering method must be used on a through hole mount products. If the flow soldering method is preferred on a surface-mount products, please consult with the ROHM representative in advance. For details, please refer to ROHM Mounting specification ## **Precautions Regarding Application Examples and External Circuits** - 1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics. - 2. You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information. #### **Precaution for Electrostatic** This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control). ## **Precaution for Storage / Transportation** - 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where: - [a] the Products are exposed to sea winds or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub> - [b] the temperature or humidity exceeds those recommended by ROHM - [c] the Products are exposed to direct sunshine or condensation - [d] the Products are exposed to high Electrostatic - Even under ROHM recommended storage condition, solderability of products out of recommended storage time period may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is exceeding the recommended storage time period. - 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton. - 4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period. ## **Precaution for Product Label** A two-dimensional barcode printed on ROHM Products label is for ROHM's internal use only. #### **Precaution for Disposition** When disposing Products please dispose them properly using an authorized industry waste company. ## **Precaution for Foreign Exchange and Foreign Trade act** Since concerned goods might be fallen under listed items of export control prescribed by Foreign exchange and Foreign trade act, please consult with ROHM in case of export. ## **Precaution Regarding Intellectual Property Rights** - 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data. - 2. ROHM shall not have any obligations where the claims, actions or demands arising from the combination of the Products with other articles such as components, circuits, systems or external equipment (including software). - 3. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the Products or the information contained in this document. Provided, however, that ROHM will not assert its intellectual property rights or other rights against you or your customers to the extent necessary to manufacture or sell products containing the Products, subject to the terms and conditions herein. #### Other Precaution - 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM. - 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM. - In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons. - 4. The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties. Notice-PGA-E Rev.004 ## **General Precaution** - 1. Before you use our Products, you are requested to carefully read this document and fully understand its contents. ROHM shall not be in any way responsible or liable for failure, malfunction or accident arising from the use of any ROHM's Products against warning, caution or note contained in this document. - 2. All information contained in this document is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sales representative. - 3. The information contained in this document is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate and/or error-free. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information. Notice – WE Rev.001