

## **Customer Information Notification**

# 202310011I : Errata update for LPC54018JxM, LPC54S018JxM, LPC540xx, LPC54S0xx, LPC5410x, LPC5411x and LPC546xx

Note: This notice is NXP Company Proprietary.

Issue Date: Feb 03, 2024 Effective date: Feb 04, 2024

Here is your personalized notification about a NXP general announcement. For detailed information we invite you to <u>view this notification online</u>

#### **Management summary**

Errata update for LPC54018JxM, LPC54S018JxM, LPC540xx, LPC54S0xx, LPC5410x, LPC5411x and LPC546xx

## **Change Category**

| [ ]Wafer<br>Fab<br>Process   | []Assembly<br>Process   | []Product Marking           | []Test<br>Process   | []Design                                |
|------------------------------|-------------------------|-----------------------------|---------------------|-----------------------------------------|
| [ ]Wafer<br>Fab<br>Materials | []Assembly<br>Materials | []Mechanical Specification  | []Test<br>Equipment | [X]Errata                               |
| []Wafer<br>Fab<br>Location   |                         | []Packing/Shipping/Labeling | []Test<br>Location  | [ ]Electrical<br>spec./Test<br>coverage |
|                              |                         |                             |                     |                                         |

[]Firmware []Other

## PCN Overview Description

NXP Semiconductors announces that the errata for LPC54018JxM, LPC54S018JxM, LPC540xx, LPC54S0xx, LPC5410x, LPC5411x and LPC546xx have been updated.

Changes in the new revision:

Added a section for PLL - P-divider set to 4 could generate the wrong output frequency from the PLL.

The updated documents can be found at: https://www.nxp.com/docs/en/errata/ES\_LPC540XX\_LPC54S0XX.pdf https://www.nxp.com/docs/en/errata/LPC54018JxM\_LPC54S018JxM.pdf https://www.nxp.com/docs/en/errata/ES\_LPC5410X.pdf https://www.nxp.com/docs/en/errata/ES\_LPC5411X.pdf https://www.nxp.com/docs/en/errata/ES\_LPC546XX.pdf

## Reason

One P-divider value in the LPC54xxx PLL can sometimes cause the P-divider to jump into the wrong division state during startup of the PLL, the issue affects both the System and Audio PLL. A work-around is provided in the errata.

## Anticipated Impact on Form, Fit, Function, Reliability or Quality

No Impact on form, fit, function, reliability or quality **Additional information** 

## Additional documents: view online Contact and Support

For all inquiries regarding the ePCN tool application or access issues, please contact NXP "Global Quality Support Team".

For all Quality Notification content inquiries, please contact your local NXP Sales Support team.

For specific questions on this notice or the products affected please contact our specialist directly:

Name NXP Technical support

e-mail address <u>tech.support@nxp.com</u>

At NXP Semiconductors we are constantly striving to improve our product and processes to ensure they reach the highest possible Quality Standards. Customer Focus, Passion to Win.

NXP Quality Management Team.

#### **About NXP Semiconductors**

NXP Semiconductors N.V. (NASDAQ: NXPI) provides High Performance Mixed Signal and Standard Product solutions that leverage its leading RF, Analog, Power Management, Interface, Security and Digital Processing expertise. These innovations are used in a wide range of automotive, identification, wireless infrastructure, lighting, industrial, mobile, consumer and computing applications.

You have received this email because you are a designated contact or subscribed to NXP Quality Notifications. NXP shall not be held liable if this Notification is not correctly distributed within your organization.

This message has been automatically distributed. Please do not reply.

NXP Semiconductors

High Tech Campus, 5656 AG Eindhoven, The Netherlands

© 2006-2024 NXP Semiconductors. All rights reserved.