

# About this document

#### Scope and purpose

This document is a design guide for a quasi-resonant flyback converter using Infineon's latest CoolSET<sup>™</sup> 5<sup>th</sup> Generation QR Plus ICE5QRxx80BG-1 controller, which offers high efficiency, low standby power with selectable entry and exit standby power options, wide V<sub>cc</sub> operating range with fast startup, robust line protection with input overvoltage protection (OVP), brownout, and various protection modes for a highly reliable system.

#### **Intended** audience

This document is intended for power supply design/application engineers, students, etc. who wish to design power supplies with CoolSET<sup>™</sup> 5<sup>th</sup> Generation QR Plus controllers for flyback topology.

#### **CoolSET™**

Infineon's CoolSET<sup>™</sup> AC-DC integrated power stages in quasi-resonant switching scheme offers increased robustness and outstanding performance. This family offers superior energy efficiency, comprehensive protective features, and reduced system costs and is ideally suited for auxiliary power supply applications in a wide variety of potential applications such as:

- **SMPS**
- Home appliances •
- Server
- Telecom •



# Table of contents

# **Table of contents**

| Abou       | t this document                                                                       | 1        |
|------------|---------------------------------------------------------------------------------------|----------|
| Table      | e of contents                                                                         | 2        |
| 1          | Introduction                                                                          | 4        |
| 2          | Description                                                                           | 5        |
| 2.1        | Features                                                                              | 5        |
| 2.2        | Pin layout                                                                            | 5        |
| 2.2.1      | Feedback and burst entry/exit control                                                 | 6        |
| 2.2.2      | V <sub>IN</sub> (input line OVP and brownout)                                         | 6        |
| 2.2.3      | Current sense (CS)                                                                    | 6        |
| 2.2.4      | Zero crossing detection (ZCD)                                                         | 6        |
| 2.2.5      | Drain                                                                                 | 6        |
| 2.2.6      | V <sub>cc</sub> (positive voltage supply)                                             | 6        |
| 2.2.7      | GND (ground)                                                                          | 6        |
| 3          | Overview of the QR flyback converter                                                  | 7        |
| 4          | Functional description and component design                                           | 10       |
| 4.1        | $V_{cc}$ pre-charging and typical $V_{cc}$ voltage during startup                     | 10       |
| 4.1.1      | V <sub>cc</sub> capacitor                                                             | 11       |
| 4.2        | Soft start                                                                            | 11       |
| 4.3        | Normal operation                                                                      | 12       |
| 4.3.1      | Digital frequency reduction                                                           | 12       |
| 4.3.1.     | 1 Minimum ZC count determination                                                      | 12       |
| 4.3.1.     | 2 Up/down counter                                                                     | 12       |
| 4.3.1.     | 3 Switch-on determination                                                             | 13       |
| 4.3.2      | Switch-off determination                                                              | 13       |
| 4.4        | ABM with selectable power level                                                       | 14       |
| 4.4.1      | Entering ABM operation                                                                | 15       |
| 4.4.2      | During ABM operation                                                                  | 15       |
| 4.4.3      | Leaving ABM operation                                                                 | 15       |
| 4.5        | Current sense                                                                         | 16       |
| 4.6        | FB                                                                                    | 17       |
| 4.7        | Zero crossing detection                                                               |          |
| 4.8        | Line overvoltage, brownout, and line selection                                        |          |
| 4.9        | Protection features                                                                   | 20       |
| 4.10       | Others                                                                                | 21       |
| 5          | Schematic                                                                             | 22       |
| 6          | PCB layout recommendations                                                            | 23       |
| 1          | Output power of CoolSET <sup>IM</sup> 5 <sup>III</sup> Generation QR Plus controllers | 24       |
| 8          | COOISE I "" 5" Generation QR Plus FLYCAL design example                               |          |
| 8.1        | Input alode bridge (BR1)                                                              |          |
| 8.Z        | Input capacitor (U13)                                                                 | 21       |
| ბ.პ<br>ი_₄ | Fransformer design (TRT)                                                              |          |
| ŏ.4<br>ог  | Selise resistor (K14)                                                                 | Lک۱      |
| 0.0        | Withuning design                                                                      | 22<br>عد |
| 0.0<br>0 7 | Reverse vollage of upde (D21, D22, D12)                                               |          |
| 0.1        | כומוויףוויצ חפנשטוג (גדד, כדס, דדד)                                                   |          |



# **Table of contents**

| 8.8               | Output capacitors                      |    |
|-------------------|----------------------------------------|----|
| 8.8.1             | Output capacitor 1 (C22)               |    |
| 8.8.2             | Output capacitor 2 (C28)               |    |
| 8.9               | Output filter                          |    |
| 8.9.1             | Output filter 1 (L21, C24)             |    |
| 8.9.2             | Output filter 2 (L22, C210)            |    |
| 8.10              | V <sub>cc</sub> capacitors (C16, C17)  |    |
| 8.11              | Losses                                 |    |
| 8.12              | Heat dissipation                       |    |
| 8.13              | Regulation loop                        |    |
| 8.14              | ZC and output OVP                      | 45 |
| 8.15              | Line OVP, brownout, and line selection |    |
| Reference         | S                                      | 47 |
| <b>Revision</b> h | istory                                 | 48 |
| Disclaimer        |                                        | 49 |



Introduction

# 1 Introduction

This is a design guide for a quasi-resonant flyback converter using Infineon's CoolSET<sup>™</sup> 5<sup>th</sup> Generation QR Plus ICE5QRxx80BG-1 controller.

The IC is optimized for offline SMPS applications such as home appliances/white goods, TVs, PCs, servers, and notebook adapters. The improved digital frequency reduction with proprietary QR operation offers lower EMI and higher efficiency for a wide AC range by reducing the switching frequency difference between low-line and high-line. The enhanced active burst mode (ABM) power enables flexibility not only in the standby power operation range selection but also in the QR switching, even in the burst mode. The product has a wide operating range (10 V~30.5 V) of IC power supply and lower power consumption. The numerous protection functions including robust line protection with input OVP and brownout provide full protection to the power supply system in failure situations. All of these make the ICE5QRxx80BG-1 an outstanding controller on the market for QR flyback converters.



Description

# 2 Description

### 2.1 Features

- Integrated 800 V avalanche rugged CoolMOS™
- Novel Quasi-Resonant operation and proprietary implementation for low EMI
- Active burst mode with selectable entry and exit standby power to reach the lowest standby (power <100 mW)</li>
- Fast startup achieved with cascode configuration
- Digital frequency reduction for higher system efficiency
- Minimum switching frequency difference between low- and high-line for higher system efficiency and low EMI
- Cycle-by-cycle peak current limitation
- Maximum on/off time limitation to avoid audible noise during startup and power down
- Auto restart mode protection for V<sub>cc</sub> overvoltage, V<sub>cc</sub> undervoltage, overload/open loop, line/output overvoltage, brownout, and over temperature
- Increased pin voltage rating for ease of system design
- Pb-free lead plating, halogen-free mold compound, RoHS compliant

# 2.2 Pin layout







#### Description

# 2.2.1 Feedback and burst entry/exit control

The feedback (FB) pin combines the functions of FB loop control, selectable burst entry/exit control, and overload/open-loop protection.

# 2.2.2 V<sub>IN</sub> (input line OVP and brownout)

The V<sub>IN</sub> pin is connected to the bus via a resistor divider (see Figure 2) to sense the line voltage. This pin combines the functions of input line OVP, brownout, and minimum Zero Crossing (ZC) count setting for low-line and high-line.

# 2.2.3 Current sense (CS)

The CS pin is connected to the shunt resistor for the primary current sensing externally and to the PWM signal generator block for switch-off determination (together with the FB voltage) internally.

# 2.2.4 Zero crossing detection (ZCD)

The ZCD pin combines the functions of startup, ZCD, and output OVP. During startup, it is used to provide a voltage level to the gate of the power switch  $CoolMOS^{TM}$  to charge the  $V_{CC}$  capacitor.

### 2.2.5 Drain

The drain pin is connected to the drain of the integrated CoolMOS<sup>™</sup> 800 V.

# 2.2.6 V<sub>cc</sub> (positive voltage supply)

The  $V_{cc}$  pin is the positive voltage supply to the IC. The operating range is 10 V~30.5 V.

# 2.2.7 GND (ground)

The GND pin is the common ground of the CoolSET<sup>™</sup>.



Overview of the QR flyback converter

# **3** Overview of the QR flyback converter

Figure 2 shows a typical application of the ICE5QRxx80BG-1 controller in a QR flyback converter. In this converter, the mains input voltage is rectified by the diode bridge and then smoothed by the capacitor ( $C_{bus}$ ), where the bus voltage  $V_{bus}$  is available. The transformer has one primary winding ( $W_p$ ), one or more secondary windings ( $W_{s1}$  and  $W_{s2}$ ), and one auxiliary winding ( $W_a$ ). Figure 3 shows the typical waveforms for the flyback converter when QR control is used. The voltage from the auxiliary winding provides information about the demagnetization of the power transformer and the output voltage.

As shown in Figure 3, after the power switch is turned on, the voltage across the shunt resistor ( $R_{CS}$ ) shows a spike caused by the discharging of the drain-source capacitor. After the spike, the voltage  $V_{CS}$  shows information about the real current through the main inductance of the transformer ( $L_p$ ). Once the measured current signal  $V_{CS}$  exceeds the maximum value determined by the FB voltage ( $V_{FB}$ ), the power switch is turned off. During this on-time, a negative voltage proportional to the input bus voltage is generated across the auxiliary winding.



Figure 2 Typical application of CoolSET<sup>™</sup>

The drain-source voltage of the power switch VDS will rise rapidly after the MOSFET is turned off. This is caused by the energy stored in the leakage inductance of the transformer. A snubber circuit, RCD in most cases, can be used to limit the maximum drain-source voltage. After oscillation 1, the drain-source voltage goes to its steady value. Here, the voltage (vR) is the reflected value of the secondary voltage at the primary side of the transformer, and is calculated as:

$$V_R = \frac{(V_{out} + V_{FOut}) \times N_P}{N_S}$$
(Eq. 1)

Where,

V<sub>R</sub>: Reflected voltage

V<sub>out</sub>: Output voltage

V<sub>FOut</sub>: Forward voltage of the secondary diode

N<sub>P</sub>: Number of primary turns of the transformer

Ns: Number of secondary turns of the transformer



#### **Overview of the QR flyback converter**

After oscillation 1 is damped, the drain-source voltage of the power switch shows a constant value of  $V_{bus} + V_R$  until the transformer is fully demagnetized. This duration builds up the first portion of the off time ( $t_{off1}$ ).

After the secondary-side current falls to zero, the drain-source voltage of the power switch shows another oscillation (oscillation 2 in Figure 3; this is also mentioned as the main oscillation in this document). This oscillation happens in the circuit consisting of the equivalent main inductance of the transformer ( $L_p$ ) and the capacitor across the drain-source (or drain-GND) terminal ( $C_{DS}$ ), which includes  $C_{o(er)}$  of the MOSFET. The frequency of this oscillation is calculated as:

2)

$$f_{OSC2} = \frac{1}{2\pi \times \sqrt{L_P \times C_{DS}}}$$
(Eq.

Where,

f<sub>OSC2</sub>: Oscillation 2 in Figure 3

 $L_{\ensuremath{\text{P}}\xspace}$  Primary main inductance of the transformer

 $C_{\mbox{\tiny DS}}$ : Capacitance across drain-to-source/GND of the power switch

The amplitude of this oscillation begins with a value of  $v_R$  and decreases exponentially with the elapsing time, which is determined by the loss factor of the resonant circuit. The first minimum of the drain voltage appears at half of the oscillation period after the time  $t_4$  and can be approximated as:

 $V_{DS_Min} = V_{bus} - V_R$ 

(Eq. 3)

In the QR control, the power switch is switched on at the minimum of the drain-source voltage. From this kind of operation, the switching-on losses are minimized and switching noise due to dV<sub>DS</sub>/dt is reduced compared to a normal hard-switching flyback converter.



# Overview of the QR flyback converter







#### Functional description and component design 4

#### V<sub>cc</sub> pre-charging and typical V<sub>cc</sub> voltage during startup 4.1

When the AC-line input voltage is applied as shown in Figure 2, a rectified voltage appears across the capacitor (C<sub>bus</sub>). The pull-up resistor (R<sub>START-UP</sub>) provides a current to charge the input capacitance (C<sub>iss</sub>) of the power switch and gradually generate one voltage level. If the voltage over C<sub>iss</sub> is high enough, the power switch will turn on and the V<sub>cc</sub> capacitor will be charged through the primary inductance of the transformer (L<sub>P</sub>), the power switch and the internal diode with two steps of constant current source (I<sub>VCC\_Charge1</sub><sup>1</sup> and I<sub>VCC\_Charge3</sub><sup>1</sup>).

A very small constant current source ( $I_{VCC\_Charge1}$ ) is charged to the  $V_{CC\_capacitor}$  until  $V_{CC}$  reaches  $V_{CC\_SCP}$  to protect the controller from a V<sub>cc</sub> pin short-to-GND during startup. After this, the second step of constant current source (I<sub>VCC Charge3</sub>) is provided to charge the V<sub>cc</sub> capacitor further, until the V<sub>cc</sub> voltage exceeds the turn-on threshold (V<sub>VCC\_ON</sub>). As shown in the time phase I in Figure 4, the V<sub>CC</sub> voltage increases almost linearly, with two steps.

Note:

The recommended typical value for  $R_{START-UP}$  is 50 M $\Omega$  (20 M $\Omega$ ~100 M $\Omega$ ).  $R_{START-UP}$  value is directly proportional to t<sub>start-up</sub> and inversely proportional to no-load standby power.



#### Figure 4 VCC voltage and current at start-up

The time taken for V<sub>cc</sub> pre-charging can be approximately calculated as:

$$t_{\text{StartUp}} = t_{\text{A}} + t_{\text{B}} = \frac{V_{VCC\_SCP} \times C_{VCC}}{I_{VCC\_Charge1}} + \frac{(V_{VCC\_ON} - V_{VCC\_SCP}) \times C_{VCC}}{I_{VCC\_Charge3}}$$
(Eq. 4)

Where,

V<sub>VCC\_SCP</sub>: V<sub>CC</sub> short-circuit protection voltage

Cvcc: Vcc capacitor

V<sub>vcc\_on</sub>: V<sub>cc</sub> turn-on threshold voltage

<sup>&</sup>lt;sup>1</sup> Ivcc\_Normal is supply current from the Vcc capacitor or auxiliary winding to the controller during normal operation. Design guide



 $I_{VCC\_Charge1}$ : V<sub>CC</sub> charge current 1

I<sub>VCC\_Charge3</sub>: V<sub>CC</sub> charge current 3

When the  $V_{cc}$  voltage exceeds the  $V_{cc}$  turn-on threshold ( $V_{VCC_ON}$ ) at time  $t_1$ , the IC begins to operate with a soft start. Due to the power consumption of the IC and the fact that there is still no energy from the auxiliary winding to charge the  $V_{cc}$  capacitor before the output voltage is built up, the  $V_{cc}$  voltage drops (Phase II). Once the output voltage is high enough, the  $V_{cc}$  capacitor receives the energy from the auxiliary winding from the time  $t_2$  onward and delivering the  $I_{VCC_Normal}$ <sup>1</sup> to the controller. The  $V_{cc}$  will then reach a constant value depending on the output load.

# 4.1.1 V<sub>cc</sub> capacitor

Since there is a V<sub>cc</sub> UVP, the capacitance of the V<sub>cc</sub> capacitor should be high enough to ensure that enough energy is stored in the V<sub>cc</sub> capacitor so that the V<sub>cc</sub> voltage will not drop below the V<sub>cc</sub> UVP threshold (V<sub>vcc\_OFF</sub>) before the output voltage is built up. Therefore, the minimum capacitance should fulfill the following requirements:

| C          | ~ | $I_{VCC\_Charge3} \times t_{ss}$ | (Eq. 5) |
|------------|---|----------------------------------|---------|
| <i>VCC</i> | _ | $V_{VCC\_ON} - V_{VCC\_OFF}$     | (Eq. 3) |

Where,

 $I_{VCC\_Charge3}: V_{CC} \ charge \ current \ 3$ 

t<sub>ss</sub>: Soft-start time

# 4.2 Soft start

After the supply voltage of the IC exceeds 16 V, which corresponds to t<sub>1</sub> of Figure 4, the IC will start with a soft start. The soft-start function is digitally built into the IC. During soft start, the peak current of the power switch is controlled by an internal voltage reference instead of the voltage on the FB pin. The maximum voltage on the CS pin for peak current control is increased incrementally, as shown in Figure 5. The maximum duration of soft start is 12 ms, with 3 ms for each step. During soft start, the OVP function is disabled.





Maximum CS voltage during soft start



# 4.3 Normal operation

During normal operation, the IC consists of the following:

- A digital signal-processing circuit including an up/down counter
- A ZC counter and a comparator
- An analog circuit including a current measurement unit and a comparator.

The switch-on and switch-off time points are determined by the digital circuit and the analog circuit, respectively. As input information for the switch-on determination, the ZC input signal and the value of the up/down counter are needed, while the FB signal ( $V_{FB}$ ) and the current sensing signal ( $V_{CS}$ ) are necessary for the switch-off determination. Details about the full operation of the controller in normal operation are given in the following sections.

# 4.3.1 Digital frequency reduction

As mentioned above, the digital signal processing circuit consists of an up/down counter, a ZC counter and a comparator. These three parts are the key to implementing digital frequency reduction with decreasing load. In addition, a ringing suppression time controller is implemented to avoid mis-triggering by the HF oscillation, when the output voltage is very low under conditions such as the soft-start period or output short-circuit. The functionality of these parts is described as in the following sections.

# 4.3.1.1 Minimum ZC count determination

To reduce the switching frequency difference between low-line and high-line, minimum ZC count determination is implemented. The minimum ZC count is set to '1' if  $V_{IN}$  is less than  $V_{IN\_REF}$ , which represents low-line. For high-line, the minimum ZC count is set to '3' after  $V_{IN}$  is higher than  $V_{IN\_REF}$ . There is also a hysteresis  $(V_{IN\_REF})$  with a certain blanking time  $(t_{VIN\_REF})$  for a stable AC-line selection between low-line and high-line.

# 4.3.1.2 Up/down counter

The up/down counter stores the number of the ZC, which determines the valley numbers to switch on the main MOSFET after demagnetization of the transformer. This value is fixed according to the FB voltage ( $V_{FB}$ ), which contains information about the output power. Indeed, in a typical peak current mode control, a high output power results in a high FB voltage, and a low output power leads to a low FB voltage. Hence, according to  $V_{FB}$ , the value in the up/down counter is changed to vary the power MOSFET off-time according to the output power. The variation of the up/down counter value according to the FB voltage is explained below.

The FB voltage  $V_{FB}$  is internally compared with three threshold voltages  $V_{FB\_LHC}$ ,  $V_{FB\_HLC}$ , and  $V_{FB\_R}$  at each clock period of 48 ms. The up/down counter then counts upward, remains unchanged or counts downward, as shown in Table 1.

| V <sub>FB</sub>                                                        | Up/down counter action                    |
|------------------------------------------------------------------------|-------------------------------------------|
| Always lower than V <sub>FB_LHC</sub>                                  | Count upward until n = 8/10 <sup>1</sup>  |
| Once higher than $V_{FB\_LHC}$ , but always lower than $V_{FB\_HLC}$   | Stop counting, no value changing          |
| Once higher than $V_{FB_{-HLC}}$ , but always lower than $V_{FB_{-R}}$ | Count downward until n = 1/3 <sup>2</sup> |

#### Table 1Operation of up/down counter

 $<sup>^{1}</sup>$  n = 8 (for low-line) and n = 10 (for high-line)

 $<sup>^{2}</sup>$  n = 1 (for low-line) and n = 3 (for high-line)

Design guide



| V <sub>FB</sub>             | Up/down counter action             |
|-----------------------------|------------------------------------|
| Once higher than $V_{FB_R}$ | Set up/down counter to $n = 1/3^2$ |

The number of ZC is limited and therefore, the counter varies from 1 to 8 (for low-line) or 3 to 10 (for high-line), and any attempt beyond this range is ignored. When  $V_{FB}$  exceeds  $V_{FB_R}$  voltage, the up/down counter is reset to '1' (low-line) and '3' (high-line) in order to allow the system to react rapidly to a sudden load increase. The up/down counter value is also reset to '1' during the soft-start stage to ensure an efficient maximum load startup. Figure 6 shows examples of how the up/down counter is changed over time according to the FB voltage.

The use of two different thresholds ( $V_{FB\_LHC}$  and  $V_{FB\_HLC}$ ) to count upward or downward is to prevent frequency jittering when the FB voltage is close to the threshold point.



Figure 6 Up/down counter operation

# 4.3.1.3 Switch-on determination

After the gate drive goes low, it cannot be changed to high during the ring suppression time.

After the ring suppression time, the gate drive can be turned on when the ZC counter value is equal to the up/down counter value.

However, it is also possible that the oscillation between the primary inductor and the drain-source capacitor damps fast and the IC cannot detect ZC events. In this case, a maximum off-time is implemented. After the gate drive has remained off for the period of  $T_{OffMax}$ , the gate drive will be turned on again regardless of the ZC counter values and  $V_{ZCD}$ . This function can effectively prevent the switching frequency from going lower than 20 kHz. Otherwise, it will cause audible noise.

# 4.3.2 Switch-off determination

In the converter system, the primary current is sensed by an external shunt resistor, which is connected between the source terminal of the internal low-side MOSFET and the common GND. The sensed voltage across the shunt resistor (VCS) is applied to an internal current measurement unit, and its output voltage (V1) is compared with the FB voltage (VFB). Once the voltage (V1) exceeds the voltage (VFB), the output flip-flop is



#### Functional description and component design

reset. As a result, the main power switch is switched off. The relationship between the V1 and the VCS is described by:

 $V_1 = G_{PWM} \times V_{CS} + V_{PWM}$ 

(Eq. 6)

Where,

V<sub>1</sub>: Output voltage of comparator

G<sub>PWM</sub>: PWM output gain

V<sub>cs</sub>: Voltage across the CS resistor

 $V_{\mbox{\tiny PWM}}$ : Offset for voltage ramp

To avoid mis-triggering caused by the voltage spike across the shunt resistor at the turn-on of the main power switch, a leading-edge blanking (LEB) time ( $t_{LEB}$ ) is applied to the output of the comparator. In other words, once the gate drive is turned on, the minimum on-time of the gate drive is the LEB time.

In addition, there is a maximum on-time  $t_{OnMax}$  limitation implemented in the IC. Once the gate drive has been in a high state longer than the maximum on-time, it will be turned off to prevent the switching frequency from going too low because of long on-time.

# 4.4 ABM with selectable power level

At light-load condition, the IC enters ABM operation to minimize power consumption. Details about ABM operation are explained in the following sections.

The burst mode entry level can be selected by changing the different resistor ( $R_{Sel}$ ) at the FB pin. There are two levels to be selected with different resistors, which are targeted for the lower range of ABM power (Level 1) and the higher range of ABM power (Level 2). Table 2 shows the control logic for the entry and exit level with the FB voltage.

| Level | R <sub>Sel</sub> V <sub>FB</sub> V <sub>CS</sub> |                      | Entry level             | Exit level           |                    |
|-------|--------------------------------------------------|----------------------|-------------------------|----------------------|--------------------|
|       |                                                  |                      |                         | V <sub>FB_EBLX</sub> | V <sub>FB_LB</sub> |
| 1     | Open                                             | $V_{FB} > V_{REF_B}$ | $V_{CS_{BL1}} = 0.31 V$ | 0.90 V               | 2.75 V             |
| 2     | 580 kΩ~670 kΩ                                    | $V_{FB} < V_{REF_B}$ | $V_{CS_{BL2}} = 0.35 V$ | 1.05 V               | 2.75 V             |

| Table 2 | Two levels: entry and exit ABM power |
|---------|--------------------------------------|
|---------|--------------------------------------|

During IC startup, the  $\text{Ref}_{GOOD}$  signal is logic low when  $V_{CC} < 4.4 \text{ V}$ . The low  $\text{Ref}_{GOOD}$  signal will reset the burst mode level detection latch is low and the IC is off, the FB resistor is isolated from the FB pin, and a current source  $I_{sel}$  is turned on instead.

From  $V_{CC}$  = 4.4 V to the  $V_{CC}$  on-threshold, the FB pin will source current ( $I_{Sel}$ ) through  $R_{Sel}$  and external FB network. When  $V_{CC}$  reaches the  $V_{CC}$  on-threshold, the FB voltage is sensed. The burst mode thresholds are then chosen according to the FB voltage level. The burst mode level detection latch is then set to high. Once the detection latch is set to high, any change in the FB level will not change the threshold selection. The current source ( $I_{Sel}$ ) is turned off 2 µs after the  $V_{CC}$  reaches the  $V_{CC}$  on-threshold and the  $R_{FB}$  resistor is reconnected to FB pin (see Figure 7).



Functional description and component design



Figure 7 Burst mode detect and adjust

# 4.4.1 Entering ABM operation

In order to enter ABM operation, three conditions must apply:

- The FB voltage must be lower than the threshold of  $V_{\mbox{\tiny FB\_EBLX}}$
- The up/down counter must be 8 for low-line and 10 for high-line
- The above two conditions must remain after a certain blanking time t<sub>FB\_BEB</sub> (20 ms).

Once all of these conditions are fulfilled, the ABM flip-flop is set and the IC enters ABM operation. This multicondition determination for entering ABM operation prevents mis-triggering of ABM, so that the controller enters ABM operation only when the output power is really low during the preset blanking time.

# 4.4.2 During ABM operation

After entering the ABM, the FB voltage rises as  $V_0$  starts to decrease due to the inactive PWM section. One comparator observes the FB signal if the voltage level ( $V_{FB_BOn}$ ) is exceeded. In that case, the internal circuit is powered up to restart with switching.

Turn on of the power switch is triggered by the ZC counter with a fixed value of 8 ZC for low-line and 10 ZC for high-line. Turn-off results if the voltage across the shunt resistor at the CS pin hits the threshold ( $V_{CS\_BL1}/V_{CS\_BL2}$ ).

If the output load is still low, the FB signal decreases as the PWM section is operating. When the FB signal reaches the low threshold ( $V_{FB_Boff}$ ), the internal circuit is reset again and the PWM section is disabled until the next time the  $V_{FB}$  signal increases beyond the  $V_{FB_BOf}$  threshold. In ABM, the FB signal is changing like a sawtooth between  $V_{FB_BOff}$  and  $V_{FB_BOf}$  (see Figure 8).

# 4.4.3 Leaving ABM operation

The FB voltage immediately increases if there is a high load jump. This is observed by a comparator with a threshold of  $V_{FB\_LB}$ . As the current limit is  $V_{CS\_BLX}$  (31% or 35%) during ABM, a certain load is needed so that FB voltage can exceed  $V_{FB\_LB}$ . After leaving ABM, normal peak current control through  $V_{FB}$  is reactivated. In addition, the up/down counter will be set to 1 (low-line) or 3 (high-line) immediately after leaving ABM. This is helpful to minimize the output voltage undershoot.





Figure 8 Signals in ABM

#### 4.5 Current sense

The PWM comparator inside the IC has two inputs: one from the CS pin and the other from the FB voltage. Before being sent to the PWM comparator, there is an offset and operational gain on the CS voltage. In normal operation, the relationship between FB voltage and maximum CS voltage is determined by **Eq. 7**.

$$V_{FB} = G_{PWM} \times V_{CS} + V_{PWM}$$

(Eq. 7)

Where,

V<sub>FB</sub>: FB voltage

 $V_{CS}$ : Voltage across the CS resistor

 $G_{\text{PWM}}$ : PWM output gain

 $V_{\mbox{\tiny PWM}}$ : Offset for voltage ramp



#### Functional description and component design

The absolute maximum CS voltage  $V_{CS}$  is 1 V. Therefore, the CS resistor can be chosen according to the maximum required peak current in the transformer, as shown in **Eq.8**.

$$R_{Sense} = \frac{V_{CS_N}}{I_{PMax}}$$

(Eq. 8)

Where,

R<sub>Sense</sub>: CS resistor

 $V_{CS_N}$ : PCL in normal operation (1 V)

I<sub>PMax</sub>: Peak current of primary inductance

In addition, an LEB is already built inside the CS pin. The typical value of LEB time is 220 ns, which can be thought of as a minimum on-time.

Note: In

In case of higher switch-on noise at the CS pin, the IC may switch off immediately after LEB time, especially at light-load high-line conditions. To avoid this, add a noise-filtering ceramic capacitor C112 (e.g., 100 pF~100 nF, see Figure 10).

### 4.6 FB

Inside the IC, the FB pin is connected to the  $V_{REF}$  3.3 V voltage source through a pull-up resistor ( $R_{FB}$ ). Outside the IC, this pin is connected to the collector of the optocoupler. Normally, a ceramic capacitor ( $C_{FB}$ ), 1 nF for example, can be put between this pin and GND to smooth the signal.

FB voltage will be used for two functions:

- It determines the maximum CS voltage, equivalent to the transformer peak current.
- It determines the ZC counter value according to load conditions.

Regulation loop with dual FB calculation is explained in Section 8.13. Voltage divider resistors of TL431 single FB loop can be calculated as shown below.



Figure 9 Regulation loop with single output

$$R_{25} = R_{26} \times \left(\frac{V_{Out}}{V_{REF_{TL}}} - 1\right)$$
 (Eq. 9)



Where,

V<sub>Out</sub>: Output voltage

 $V_{REF_{TL}}$ : TL431 reference voltage

# 4.7 Zero crossing detection

The circuit components connected to the ZCD pin include resistors  $R_{zc}$  and  $R_{zcD}$  and capacitor  $C_{zc}$ . The values of the three components should be chosen so that the three functions combined to this pin can perform as designed.

At first, the ratio between  $R_{zc}$  and  $R_{zcD}$  is chosen to set the trigger level of output OVP. Assuming that the protection level of the output voltage is  $V_{out_OVP}$ , the turns of the auxiliary winding is  $N_A$  and the turns of the secondary output winding is  $N_s$ , the ratio is calculated as:

 $\frac{R_{ZCD}}{R_{ZC}+R_{ZCD}} < \frac{V_{ZCD\_OVP\_Min} \times N_S}{V_{Out\_OVP} \times N_A}$ (Eq. 10)

Where,

 $R_{\mbox{\scriptsize ZCD}}$ : Internal resistor at the ZCD pin

 $R_{\text{ZC}}$ : External resistor at the ZCD pin

R<sub>ZCD\_OVP\_Min</sub>: Minimum voltage of output OV threshold

Ns: Number of secondary turns of the transformer

N<sub>A</sub>: Number of auxiliary turns of the transformer

 $V_{\text{Out}\_\text{OVP}}$ : User-defined output OV threshold

Secondly, as shown in Figure 3, there are two delay times for detection of the ZC and turn-on of the power switch. The delay time  $t_{delay1}$  is the delay from the drain-source voltage across the bus voltage to the ZCD voltage and falls below  $V_{ZCD\_CT\_Typ}$  (100 mV). This delay time can be adjusted by changing  $C_{ZC}$ .

The second one,  $t_{delay2}$ , is the delay time from the ZC voltage and falls below 100 mV until the MOSFET is turned on. This second delay time is determined by the internal circuit and cannot be changed. Therefore, the capacitance ( $C_{zc}$ ) is chosen to adjust the delay time ( $t_{delay1}$ ) and the power switch is turned on at the valley point of the drain-source voltage. This is normally done through experimentation.

In addition, as shown in Figure 3, an overshoot is possible on ZCD voltages when the power switch is turned off. This is because oscillation 1 on the drain voltage, shown in Figure 3, may be coupled to the auxiliary winding. Therefore, the capacitance (C<sub>zc</sub>) and the ratio can be adjusted to obtain the trade-off between the output OVP accuracy and the valley switching performance.

However, if the amplitude of the ring at the ZCD pin is too small and the ZC cannot be detected, it is advisable to increase the drain-source capacitor ( $C_{DS}$ ) of the power switch. But this capacitor would incur switching loss, hence, it is suggested that the value be as small as possible – less than 100 pF.

Furthermore, to avoid mis-triggering of the ZCD detection just after the power switch is turned off, a ring suppression time is provided. The ring suppression time is 2.5 µs typically, if V<sub>ZCD</sub> is higher than 0.45 V, and it is 25 µs typically, if V<sub>ZCD</sub> is lower than 0.45 V. During the ring suppression time, the IC cannot be turned on again. Therefore, the ring suppression time can also be thought of as a minimum off time.



### 4.8 Line overvoltage, brownout, and line selection

The input-line OV and brownout protections are detected by sensing the voltage level at the  $V_{IN}$  pin through the resistor divider from the bulk capacitor. Once the voltage level at the  $V_{IN}$  pin goes above 2.9 V, the IC stops switching and enters the line OVP mode. When the  $V_{IN}$  pin voltage goes lower than 2.9 V and the  $V_{CC}$  hits 16 V, the line OVP mode is released.

If the  $V_{IN}$  pin voltage is lower than 0.4 V, the IC stops switching and enters the brownout mode, and it only releases brownout mode when the  $V_{IN}$  pin voltage goes higher than 0.66 V.

Note: There is no power switching but it always detects the  $V_{IN}$  level in every restart cycle during line OVP or brow-out mode.

The input-line sensing resistors (see Figure 2)  $R_{11}$  and  $R_{12}$  can be calculated as below.

Choose  $R_{l1} = 9 M\Omega$ .

Case 1: Line OVP is the first priority,

$$R_{l2} = \frac{R_{l1} \times V_{VIN\_LOVP}}{(V_{Line_{OVP_{AC}}} \times \sqrt{2}) - V_{VIN\_OVP}}$$

Where,

 $R_{l1}$ : High-side line input sensing resistor (typ. 9 M $\Omega$ )

R<sub>12</sub>: Low-side line input sensing resistor

V<sub>VIN\_LOVP</sub> : Line OV threshold (typ. 2.9 V)

 $V_{\text{LINE}\_\text{OVP}\_\text{AC}}$ : User-defined line OV (V AC) for the system

$$V_{BrownIn\_AC} = \frac{\left(V_{VIN\_BI} \times \frac{R_{l1} + R_{l2}}{R_{l2}}\right) + V_{DC\,Ripple}}{\sqrt{2}}$$
(Eq.12)

Where,

 $V_{VIN_BI}$ : Brown-in threshold voltage (typ. 0.66 V)

V<sub>DC\_Ripple</sub>: Bus capacitor DC ripple voltage, which depends on AC-line frequency and load (0~30 V)

V<sub>BrownIn\_AC</sub>: Brown-in voltage for the system (V AC)

$$V_{BrownOut\_AC} = \frac{\left(\frac{V_{VIN\_BO} \times \frac{R_{l_1} + R_{l_2}}{R_{l_2}}\right) + V_{DC\_Ripple}}{\sqrt{2}}$$
(Eq. 13)

Where,

 $V_{VIN_{BO}}$ : Brownout threshold voltage (typ. 0.4 V)

V<sub>Brown-out\_AC</sub>: Brownout voltage for the system (V AC)

$$V_{LineSelection\_AC} = \frac{\left(\frac{V_{VIN\_REF} \times \frac{R_{l_1} + R_{l_2}}{R_{l_2}}\right) + V_{DC\_Ripple}}{\sqrt{2}}$$
(Eq. 14)



#### Where,

 $V_{VIN\_REF}$ :  $V_{IN}$  voltage threshold for line selection (typ. 1.52 V)

V<sub>Brown-out\_AC</sub>: Brownout voltage for the system (V AC)

Case 2: Brownout is the first priority,

$$R_{l2} = \frac{V_{VIN\_BI} \times R_{l1}}{(V_{LineBI\_AC} \times \sqrt{2}) - V_{VIN\_BI}}$$
 (Eq. 15)

Where,

 $V_{VIN\_BI}$ : Brown-in threshold voltage (typ. 0.66 V)

 $V_{\mbox{\tiny LineBI_AC}}$  : User-defined brown-in voltage (V AC) for the system

$$V_{BrownOut\_AC} = \frac{\left(V_{VIN\_BO} \times \frac{R_{l1} + R_{l2}}{R_{l2}}\right) + V_{DC\_Ripple}}{\sqrt{2}}$$
(Eq. 16)  
$$V_{LineOVP\_AC} = \frac{\frac{R_{l1} \times V_{VIN\_LOVP}}{R_{l2}} + V_{VIN\_LOVP}}{\sqrt{2}}$$
(Eq. 17)

Where,

V<sub>VIN\_LOVP</sub> : Line OV threshold (typ. 2.9 V)

 $V_{\text{LineOVP}\_AC}$ : Line OV (V AC) for the system

# 4.9 **Protection features**

Protection is one of the major factors in determining whether the system is safe and robust. Therefore, sufficient protection is necessary. ICE5QRxx80BG-1 provides comprehensive protection to ensure that the system is operating safely. These protections include line OV, brownout, V<sub>cc</sub> OV and UV, overload, output OV, overtemperature (controller junction), and V<sub>cc</sub> short-to-GND. When those faults are found, the system will enter protection mode until the fault is removed, when the system resumes normal operation. See Table 3 for a list of protections and failure conditions.

| Protection function                                                                                   | Failure condition                                                           | Protection mode         |  |  |  |
|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------------------------|--|--|--|
| Line OV                                                                                               | $V_{VIN} > V_{VIN\_LOVP}$                                                   | Non-switch auto restart |  |  |  |
| Brownout                                                                                              | V <sub>VIN</sub> < V <sub>VIN_BO</sub>                                      | Non-switch auto restart |  |  |  |
| V <sub>cc</sub> OV                                                                                    | $V_{VCC} > V_{VCC_OVP}$                                                     | Odd-skip auto restart   |  |  |  |
| V <sub>cc</sub> UV                                                                                    | V <sub>VCC</sub> < V <sub>VCC_OFF</sub>                                     | Auto restart            |  |  |  |
| Overload                                                                                              | $V_{FB} > V_{FB_OLP}$ and lasts for 30 ms                                   | Odd-skip auto restart   |  |  |  |
| Output OV                                                                                             | V <sub>ZCD</sub> > V <sub>ZCD_OVP</sub> and lasts for 10 consecutive pulses | Odd-skip auto restart   |  |  |  |
| Overtemperature (junction temperature of controller chip only)                                        | $T_J > T_{Jcon_OTP}$ with 40°C hysteresis to reset                          | Non-switch auto restart |  |  |  |
| V <sub>cc</sub> short-to-GND                                                                          | $V_{VCC} < 1.1 V$ , $I_{VCC\_Charge1} \approx -0.2 A$                       | Cannot start up         |  |  |  |
| $(V_{VCC} = 0 \text{ V}, \text{ R}_{StartUp} = 50 \text{ M}\Omega, \text{ V}_{DRAIN} = 90 \text{ V})$ |                                                                             |                         |  |  |  |

| Table 3 | Protection functions of ICE5C | Rxx80BG-1   |
|---------|-------------------------------|-------------|
|         | I Totection functions of fees | LIVY OCOC T |



Functional description and component design

#### 4.10 Others

For a QR flyback converter, it is possible that the operation frequency will go too low, which normally results in audible noise. To prevent this in the IC, a maximum on-time and off-time are provided.

The maximum on-time is typically 35 µs. If the gate is maintained on for 35 µs, the IC will turn off the gate regardless of the CS voltage.

When the power switch is turned off and the IC cannot detect enough ZC to turn on, the IC will wait until the maximum off-time, typically 42.5 µs, is reached, and then turn on the power switch.

Note: Even a non-zero ZCD pin voltage cannot prevent the IC from turning on the power switch. Therefore, during soft-start, continuous conduction mode (CCM) operation of the converter is expected.

For the transformer design, the minimum switching frequency (at minimum line with maximum load) should be greater than or equal to 40 kHz. The maximum switching frequency should not be higher than 200 kHz in any line and load condition, due to LEB time and minimum ringing suppression time.



002B

ð

8+|(-

≣≷

8

Ξ

RI6 R16A

8 +(

DC\_BUS

8

לפ

נו נו

15W(12V x 1.17A and 5V x 0.2A) SMPS reference board with ICE5QR4780BG-1 03/2024 V 1.0

00BB

8 7 + (

<u>8</u>+|(+

5

18

892

8\_||·

∃≿

VSZA

**इ**टस

ŝ

÷

EB .

GND CESQR478

VCC NC NC

=

ö,

8

3 ð

Ϊŝ

<u>८18</u> #

CIS

ě

53

RIS зt

C110

DZ З N

RIZA E

ĕ

Drain Drain

Drain Drain

Schematic

5

# Infineon



**PCB layout recommendations** 

# 6 PCB layout recommendations

In a power-supply system, PCB layout is key to a successful design. Following are some suggestions for this:

- Minimize the loop with pulse-share current or voltage; examples are the loop formed by the bus voltage source, primary winding, CoolSET<sup>™</sup> power switch (CoolMOS<sup>™</sup> inside the IC) and current sensing resistor, the loop consisting of secondary winding, output diode and output capacitor and the loop of the V<sub>cc</sub> power supply.
- Star GND at bulk capacitor (C13): all primary GNDs should be connected to the GND of bulk capacitor (C13) separately in one point. This can reduce the switching noise going into the sensitive pins of the CoolSET<sup>™</sup> device effectively. The primary star GND can be split into three groups as follows:
  - Combine signal (all small-signal GNDs connecting to the CoolSET<sup>™</sup> GND pin) and power GND (CS resistor R14 and R14A).
  - V<sub>cc</sub> GND includes the V<sub>cc</sub> capacitor GND and the auxiliary winding GND, pin 2 of the power transformer.
  - DC GND from bridge rectifier BR1.
- Filter capacitor close to the controller GND should be placed as close as possible to reduce the switching noise coupled into the controller.
- HV traces clearance: HV traces should maintain enough spacing from the nearby traces. Otherwise, arcing could occur.
  - 400 V traces (positive rail of bulk capacitor C13) to nearby trace: > 2.0 mm.
  - 800 V traces (drain pin of CoolSET<sup>™</sup> IC11 (see Figure 10) to nearby trace: > 3 mm.
- Recommended minimum 232 mm<sup>2</sup> copper area (2 oz thickness) at the drain pin to add on the PCB for better thermal performance for the CoolSET<sup>™</sup>.



Output power of CoolSET<sup>™</sup> 5th Generation QR Plus controllers

### 7

| Output power of CoolSET™ | <sup>th</sup> Generation QR Plus controllers |
|--------------------------|----------------------------------------------|
|--------------------------|----------------------------------------------|

| Table 4        | Output power of CoolSET™ 5 <sup>th</sup> Generation QR Plus |             |                 |                                       |                            |                          |  |
|----------------|-------------------------------------------------------------|-------------|-----------------|---------------------------------------|----------------------------|--------------------------|--|
| Туре           | Package                                                     | Marking     | V <sub>DS</sub> | <b>R</b> <sub>DSon</sub> <sup>1</sup> | 220 V AC ±20% <sup>2</sup> | 85-300 V AC <sup>3</sup> |  |
| ICE5QR0680BG-1 | PG-DSO-12                                                   | 5QR0680BG-1 | 800 V           | 0.71 Ω                                | 77 W                       | 42 W                     |  |
| ICE5QR1680BG-1 | PG-DSO-12                                                   | 5QR1680BG-1 | 800 V           | 1.53 Ω                                | 50 W                       | 27 W                     |  |
| ICE5QR2280BG-1 | PG-DSO-12                                                   | 5QR2280BG-1 | 800 V           | 2.13 Ω                                | 42 W                       | 23 W                     |  |
| ICE5QR4780BG-1 | PG-DSO-12                                                   | 5QR4780BG-1 | 800 V           | 4.13 Ω                                | 28 W                       | 15 W                     |  |

The calculated output power curves giving the typical output power vs. ambient temperature are shown in Figure 11 to Figure 14. The curves are based on a typical discontinuous mode flyback in an open-frame design at T<sub>a</sub> = 50°C, T<sub>J</sub> = 125°C (integrated HV MOSFET), using minimum drain pin copper area in a 2 oz copper singlesided PCB and steady-state operation only (no design margins for abnormal operation modes are included). The output power figure is for selection purposes only. The actual power can vary depending on particular





<sup>&</sup>lt;sup>1</sup> Typ. at T<sub>J</sub> = 25°C (inclusive of low-side MOSFET)

<sup>&</sup>lt;sup>2</sup> Calculated maximum output power rating in an open-frame design at T<sub>a</sub> = 50°C, T<sub>J</sub> = 125°C (integrated HV MOSFET) and using minimum drain pin copper area in a 2 oz copper single-sided PCB. The output power figure is for selection purposes only. The actual power can vary depending on particular designs. Please contact a technical expert from Infineon for more information.

<sup>&</sup>lt;sup>3</sup> Calculated maximum output power rating in an open-frame design at T<sub>a</sub> = 50°C, T<sub>J</sub> = 125°C (integrated HV MOSFET) and using minimum drain pin copper area in a 2 oz copper single-sided PCB. The output power figure is for selection purposes only. The actual power can vary depending on particular designs. Please contact a technical expert from Infineon for more information.



# Output power of CoolSET<sup>™</sup> 5th Generation QR Plus controllers





Figure 14 Output power curve of ICE5QR4780BG-1



Unit

٧

۷

CoolSET<sup>™</sup> 5th Generation QR Plus FLYCAL design example

**Parameters** 

#### CoolSET<sup>™</sup> 5<sup>th</sup> Generation QR Plus FLYCAL design example 8

A 15 W dual-output (12 V and 5 V) QR flyback converter with ICE5QR4780BG-1 design example is as shown below.

| Define input parameters                   | Symbol                 | Value |
|-------------------------------------------|------------------------|-------|
| Minimum AC input<br>voltage               | V <sub>AC Min</sub>    | 85    |
| Maximum AC input<br>voltage               | V <sub>AC Max</sub>    | 320   |
| Line frequency                            | f <sub>AC</sub>        | 60    |
| Bulk capacitor (C13) DC<br>ripple voltage | V <sub>DC Ripple</sub> | 24.5  |
| Output voltage 1                          | V <sub>Out1</sub>      | 12    |
| Forward voltage of output diode 1         | V <sub>FDiode1</sub>   | 0.3   |
| Output current 1                          | I <sub>Out1</sub>      | 1.17  |
| Output voltage 2                          | V <sub>Out2</sub>      | 5     |

| Line frequency                                                                          | f <sub>AC</sub>        | 60             | Hz  |
|-----------------------------------------------------------------------------------------|------------------------|----------------|-----|
| Bulk capacitor (C13) DC<br>ripple voltage                                               | V <sub>DC Ripple</sub> | 24.5           | V   |
| Output voltage 1                                                                        | V <sub>Out1</sub>      | 12             | V   |
| Forward voltage of output<br>diode 1                                                    | V <sub>FDiode1</sub>   | 0.3            | V   |
| Output current 1                                                                        | I <sub>Out1</sub>      | 1.17           | A   |
| Output voltage 2                                                                        | V <sub>Out2</sub>      | 5              | V   |
| Forward voltage of output<br>diode 2                                                    | V <sub>FDiode2</sub>   | 0.3            | V   |
| Output current 2                                                                        | I <sub>Out2</sub>      | 0.2            | A   |
| Maximum output power                                                                    | P <sub>Out Max</sub>   | 16             | W   |
| Minimum output power                                                                    | P <sub>Out Min</sub>   | 3.2            | W   |
| Efficiency                                                                              | η                      | 85             | %   |
| Reflection voltage                                                                      | V <sub>R</sub>         | 90             | V   |
| V <sub>cc</sub> voltage                                                                 | V <sub>vcc</sub>       | 14             | V   |
| Forward voltage of V <sub>cc</sub><br>diode (D12)                                       | V <sub>FDiodeVCC</sub> | 0.6            | V   |
| CoolSET <sup>™</sup> 5 <sup>th</sup> Generation<br>QR Plus                              | CoolSET™               | ICE5QR4780BG-1 |     |
| Switching frequency at $V_{AC}$<br><sub>Min</sub> and P <sub>Out Max</sub>              | f <sub>s</sub>         | 55             | kHz |
| Targeted max. drain-<br>source voltage                                                  | V <sub>DS Max</sub>    | 700            | V   |
| Drain-to-source<br>capacitance of MOSFET<br>(including C <sub>o(er)</sub> of<br>MOSFET) | C <sub>DS</sub>        | 7              | pF  |
| Maximum ambient<br>temperature                                                          | T <sub>a</sub>         | 50             | °C  |

Table 5



### **CoolSET™ 5th Generation QR Plus FLYCAL design example**

### 8.1 Input diode bridge (BR1)

There is no special requirement imposed on the input rectifier and storage capacitor in the flyback converter. The components will be chosen to meet the power rating and hold-up requirements.

#### Max. input power:

| $P_{InMax} = \frac{P_{OutMax}}{\eta}$ | (Eq. 1)           | $P_{InMax} = 0.85 = 18.82 W$ |
|---------------------------------------|-------------------|------------------------------|
| Power factor                          | $\cos \phi = 0.6$ |                              |

#### **Input RMS current:**

| $I_{ACRMS} =$ | $=\frac{P_{InMax}}{V_{ACMin} \times \cos\phi}$ | (Eq. 2) | $I_{ACRMS} =$ | $\frac{18.82W}{85V \times 0.6} = 0.369  A$ |
|---------------|------------------------------------------------|---------|---------------|--------------------------------------------|
|               |                                                |         |               |                                            |

Max. DC input voltage:

 $V_{DC \max PK} = V_{ACMax} \times \sqrt{2}$  (Eq. 3)

# $V_{DCMaxPk} = 320V \times \sqrt{2} = 452.55 V$

### 8.2 Input capacitor (C13)

#### Min. peak input voltage at no-load condition:

| $V_{DCMinPk} = V_{ACMin} \times \sqrt{2}$ | <b>(Eq. 4</b> ) | $V_{DCMinPk} = 85V \times \sqrt{2} = 120.2 V$ |
|-------------------------------------------|-----------------|-----------------------------------------------|
| $V_{DCMin} = V_{DCMinPk} - V_{DCRipple}$  | (Eq. 5)         | $V_{DCMin} = 120.2V - 24.5V = 95.69V$         |

#### Discharging time at each half-line cycle:

$$T_D = \frac{1}{4 \cdot f_{AC}} \times \left( 1 + \frac{\sin^{-1} \frac{V_{DCMin}}{V_{DCMinPk}}}{90} \right)$$
 (Eq. 6)  $T_D = \frac{1}{4 \cdot 60}$ 

$$T_D = \frac{1}{4 \cdot 60Hz} \times \left(1 + \frac{\sin^{-1}\frac{95.69V}{120.2V}}{90}\right) = 6.61ms$$

#### Required energy at discharging time of input capacitor:

$$W_{IN} = P_{INMax} \times T_D$$
 (Eq. 7)  $W_{IN} = 18.82W \times 6.61ms = 0.12 W \cdot s$ 

Input capacitor (cal.):

$$C_{IN} = \frac{2 \times W_{IN}}{V_{DCMinPk}^2 - V_{DCMin}^2}$$
(Eq. 8)  $C_{IN} = \frac{2 \times 0.12W \cdot s}{(120.2V)^2 - (95.69V)^2} = 47.04 \ \mu F$ 

Alternatively, a rule of thumb for choosing the input capacitor may be applied:

#### Table 6Input capacitor estimation

| Input voltage | Factor   |
|---------------|----------|
| 115 V         | 2 µF/W   |
| 230 V         | 1 µF/W   |
| 85 V–265 V    | 2–3 µF/W |



#### CoolSET<sup>™</sup> 5th Generation QR Plus FLYCAL design example

 $C_{IN} = P_{INMax} \times factor$  (Eq. 9)  $C_{IN} = 18.82W \times \frac{2.5 \ \mu F}{W} = 47.05 \ \mu F$ 

Select an input capacitor from the Epcos databook of Aluminum electrolytic capacitors.

The following types are preferred:

#### For 85°C applications:

#### Series and lifetime:

- **B43303**: 2000 hrs
- **B43501:** 10000 hrs

#### For 105°C applications:

#### Series and lifetime:

- B43504: 2000 hrs
- B43505: 5000 hrs

Choose the rated voltage greater than or equal to the calculated  $V_{DCMaxPk}$ . Since  $V_{DCMaxPk} = 452.55$  V, choose 500 V. Choose the capacitance greater than or equal to the calculated  $C_{IN}$  from **Eq. 8**.

Since  $C_{IN}$  = 47 µF, select 47 Mf

#### Input capacitor (C13): $C_{IN} = 47 \ \mu F$

**Recalculation** after input capacitor chosen:

 $V_{DCMin} = \sqrt{V_{DCMinPk}^2 - \frac{2 \times W_{IN}}{C_{IN}}}$  (Eq. 10)  $V_{DCMin} = \sqrt{(120.2)^2 - \frac{2 \times 0.12}{47\mu}} = 95.69 V$ 

Note: Special requirements for hold-up time, including cycle skip/drop-out, or other factors, which affect the resulting minimum DC input voltage and capacitor time, should be considered at this point as well.



CoolSET<sup>™</sup> 5th Generation QR Plus FLYCAL design example

# 8.3 Transformer design (TR1)

#### Max. duty cycle:



Figure 15 Typical waveforms of DCM operation

$$L_{P} = \frac{1}{\left[\frac{1}{V_{DCMin}} \times \sqrt{2 \times f_{s}} \times P_{InMax}} \times \left(\frac{V_{DCMin}}{V_{R}} + 1\right) + (\pi \times f_{s} \times \sqrt{C_{DS}})\right]^{2}}$$
(Eq. 12)  

$$I_{AV} = \frac{P_{InMax}}{V_{DCMin} \times D_{Max}}$$
(Eq. 13)  

$$\Delta I = \frac{V_{DCMin} \times D_{Max}}{L_{P} \times f_{s}}$$
(Eq. 14)

$$L_{p} = \frac{1}{\left[\frac{1}{|95.69} \times \sqrt{2 \times 55 \times 18.82} \times \left(\frac{95.69}{90} + 1\right) + (\pi \times 55 \times \sqrt{7p})\right]^{2}} = 1 \, mH$$

$$I_{AV} = \frac{18.82}{95.69 \times 0.48} = 0.41 \, A$$

$$\Delta I = \frac{95.69 \times 0.48}{1 \times 10^{-3} \times 55 \times 10^3} = 0.835 \,A$$

#### Maximum current of primary inductance:

| $I_{PMax} = I_{AV} + \frac{\Delta I}{2}$ | (Eq. 15) |
|------------------------------------------|----------|
|------------------------------------------|----------|

 $I_{Valley} = I_{PMax} - \Delta I \tag{Eq. 16}$ 

$$I_{PMax} = 0.41 + \frac{0.835}{2} = 0.827A$$
$$I_{Valley} = 0.835 - 0.827 \approx 0A$$



**CoolSET™ 5th Generation QR Plus FLYCAL design example** 

#### **RMS current of primary winding:**

$$I_{PRMS} = I_{Pmax} \times \sqrt{\frac{D_{Max}}{3}}$$
 (Eq. 17)  $I_{PRMS} = 0.827 \times \sqrt{\frac{0.48}{3}} = 0.33 A$ 

Select core type and data from supplier's ferrite magnetic design tool or the datasheet. Fix the max. flux density, typically,  $B_{Max} \approx 0.2 \text{ T}-0.4 \text{ T}$  for ferrite cross depending on the core material.

300 mT is selected for Material N87.

Selected core: E 20/10/6

Material = N87

 $B_s$  = 390 mT at 100°C

 $A_{e} = 32 \text{ mm}^{2}$ 

BW = 11 mm

 $A_{N} = 34 \text{ mm}^{2}$ 

 $l_{N} = 41.2 \text{ mm}$ 

**Maximum flux density:**  $B_{Max} = 300 \text{ mT}$ 

#### Number of primary inductance (cal.):

 $N_P \ge \frac{I_{PMax} \times L_p}{B_{Max} \times A_e}$  (Eq. 18)  $N_P \ge \frac{0.827 \times 1 \times 10^{-3}}{0.3 \times 32 \times 10^{-6}} = 86.14 Turns$ 

Number of primary turns: N<sub>P</sub> = 88 turns

Number of secondary 1 turn (cal.):

$$N_{S1} = \frac{N_P \times (V_{OUT1} + V_{FDidoe1})}{V_R}$$
 (Eq. 19)  $N_{S1\_cal} = \frac{88 \times (12 + 0.3)}{90} = 12.03 Turns$ 

Number of secondary turns: N<sub>S1</sub> = 12 turns

#### Number of secondary 2 turns (cal.):

$$N_{S2} = \frac{N_P \times (V_{OUT2} + V_{FDiode2})}{V_R}$$
 (Eq. 19a)  $N_{S2\_cal} = \frac{88 \times (5+0.3)}{90} = 5.18 Turns$ 

Number of secondary turns: N<sub>S2</sub> = 5 turns

Number of V<sub>cc</sub> turns (cal.):

$$N_{Vcc} = \frac{N_P \times (V_{Vcc} + V_{FDiodeVcc})}{V_R}$$
 (Eq. 20)  $N_{Aux\_cal} = \frac{88 \times (14+0.6)}{90} = 14.27 Turns$ 

**Number of VCC turns:**  $N_{VCC} = 14$  turns



CoolSET<sup>™</sup> 5th Generation QR Plus FLYCAL design example

# 8.4 Sense resistor (R14)

The sense resistance can be used to individually define the max. peak current and thus the max. power transmitted.

*Note:* When calculating the max. peak current, short-term peaks in output power must also be taken into consideration.

#### Sense resistor (R14):

| $R_{Sense} = \frac{V_{csth}}{I_{PMax}}$                                | (Eq. 21) <i>R<sub>Sen</sub></i> | $a_{se} = \frac{1}{0.82} = 1.21 \ \Omega$                                                      |
|------------------------------------------------------------------------|---------------------------------|------------------------------------------------------------------------------------------------|
| Power rating of sense resistor:                                        |                                 |                                                                                                |
| $P_{SR} = I_{PRMS}^2 \times R_{Sense}$                                 | (Eq. 22) <i>P</i> <sub>SR</sub> | $= (0.33)^2 \times 1.21 = 0.13 W$                                                              |
| Verification of reflection voltage, duty cycle an                      | id maximum f                    | lux density:                                                                                   |
| Reflected voltage:                                                     |                                 |                                                                                                |
| $V_R = \frac{(V_{OUT1} + V_{FDiode1}) \times N_P}{N_{S1}}$             | (Eq. 23)                        | $V_R = \frac{(12+0.3) \times 88}{12} = 90.20  V$                                               |
| Max. turn-on duty cycle:                                               |                                 |                                                                                                |
| $D_{Max} = \frac{L_P * (I_{PMax} - I_{Valley}) \times f_S}{V_{DCMin}}$ | (Eq. 24)                        | $D_{Max} = \frac{1 \times 10^{-3} \times (0.827A - 0A) \times 55 \times 10^{3}}{95.69} = 0.48$ |
| Max. turn-off duty cycle:                                              |                                 |                                                                                                |
| $D'_{Max} = \frac{L_P * (I_{PMax} - I_{Valley}) \times f_S}{V_R}$      | (Eq. 25)                        | $D'_{Max} = \frac{1 \times 10^{-3} \times (0.827A - 0A) \times 55 \times 10^{3}}{90.2} = 0.51$ |
| Max. flux density:                                                     |                                 |                                                                                                |
| $B_{Max} = \frac{L_P \times I_{PMax}}{N_P \times A_e}$                 | (Eq. 26)                        | $B_{Max} = \frac{1 \times 10^{-3} \times 0.827}{88 \times 32 \times 10^{-6}} = 294 \ mT$       |

#### Maximum secondary 1 current and load factor:

$$K_{L(n)} = \frac{P_{O(n)}}{P_O}$$
(Eq. 27)  
$$I_{SMax} = K_{L(n)} \times I_{PMax} \times \frac{N_P}{N_S}$$
(Eq. 28)

$$K_{L(1)} = \frac{15}{16} = 0.94$$
  
$$I_{SMax1} = 0.94 \times 0.827 \times \frac{88}{12} = 5.7A$$

#### Secondary RMS 1 current:

$$I_{SRMS} = I_{SMax} \times \sqrt{\frac{D_{Max}}{3}}$$
 (Eq. 29)

$$I_{SRMS1} = 5.7 \times \sqrt{\frac{0.51}{3}} = 2.35 \,A$$

#### Maximum secondary 2 current and load factor:

$$K_{L(n)} = \frac{P_{O(n)}}{P_{O}}$$
(Eq. 30)  $K_{L(2)} =$   
 $I_{SMax} = K_{L(n)} \times I_{PMax} \times \frac{N_{P}}{N_{S}}$ (Eq. 31)  $I_{SMax2} =$ 

$$K_{L(2)} = \frac{1}{16} = 0.06$$
$$I_{SMax2} = 0.06 \times 0.827 \times \frac{88}{5} = 0.87A$$



# CoolSET<sup>™</sup> 5th Generation QR Plus FLYCAL design example

#### Secondary RMS 2 current:

$$I = I \times D_{Max}$$

 $I_{SRMS} = I_{SMax} \times \sqrt{\frac{D_{Max}}{3}}$ 

(Eq. 32) 
$$I_{SRMS2} = 0.87 \times \sqrt{\frac{0.51}{3}} = 0.36 A$$

### 8.5 Winding design

#### Safety standard margin:

- M = 4 mm for European safety standard
- M = 3.2 mm for UL1950
- M = 0 for triple-insulated wire

#### Table 7Safety margin

| Safety margin              | Symbol          | Value               |
|----------------------------|-----------------|---------------------|
| Safety standard margin(mm) | Μ               | 0                   |
| Copper space factor        | f <sub>cu</sub> | 0.3 (range 0.2–0.4) |

#### Effective bobbin width:

 $BW_E = BW - (2 \times M)$  (Eq. 33)  $BW_e = 11 - 0 = 11 mm$ 

#### Effective winding cross-section:

 $A_{Ne} = \frac{A_N \times BW_e}{BW}$ (Eq. 34)  $A_{Ne} = \frac{34 \times 11}{11} = 34 \ mm^2$ The winding cross-section A, has to be subdivided according to the number of windings:

The winding cross-section  $A_{\!\scriptscriptstyle N}$  has to be subdivided according to the number of windings:

- Primary winding: 0.5
- Secondary winding: 0.45
- Auxiliary winding: 0.05

#### Wire copper area for primary winding:

$$A_P = \frac{0.5 \times f_{Cu} \times A_{Ne}}{N_P}$$
 (Eq. 35)  $A_P = \frac{0.5 \times 0.3 \times 34}{88} = 0.06 \ mm^2$ 

#### Wire copper area for secondary winding:

$$A_S = \frac{0.45f_{Cu} \times A_{Ne}}{N_S}$$
 (Eq. 36)  $A_S = \frac{0.45 \times 0.3 \times 34mm^2}{12} = 0.38 \ mm^2$ 

#### Wire copper area for auxiliary winding:

$$A_{Vcc} = \frac{0.05 \times f_{Cu} \times A_{Ne}}{N_{Aux}}$$
 (Eq. 37)  $A_{Vcc} = \frac{0.05 \times 0.3 \times 34mm^2}{14} = 0.03 \ mm^2$ 

#### Wire size can be calculated in AWG units:

$$AWG = 9.97 \times (1.8277 - (2 \times log(d)))$$
 (Eq. 38)

#### Wire diameter from copper area:

$$d = 2 \times \sqrt{\frac{A}{\pi}}$$
 (Eq. 39)



# CoolSET<sup>™</sup> 5th Generation QR Plus FLYCAL design example

#### Wire diameter from AWG units:

$$d = 10^{\left(\frac{1.8277}{2} - \frac{AWG}{2.9.97}\right)}$$
(Eq. 40)

$$AWG_{Pc} = 9.97 \times \left( 1.8277 - \left( 2 \times log \left( 2 \times \sqrt{\frac{A_P}{\pi}} \right) \right) \right)$$

$$AWG_{Sc} = 9.97 \times \left( 1.8277 - \left( 2 \times \log\left( 2 \times \sqrt{\frac{A_S}{\pi}} \right) \right) \right)$$

$$AWG_{Pc} = 9.97 \times \left( 1.8277 - \left( 2 \times log \left( 2 \times \sqrt{\frac{0.06mm^2}{\pi}} \right) \right) \right)$$
$$AWG_{Pc} = 30$$

$$AWG_{Sc} = 9.97 \times \left( 1.8277 - \left( 2 \times \log\left( 2 \times \sqrt{\frac{0.38mm^2}{\pi}} \right) \right) \right)$$
$$AWG_{Sc} = 21$$

$$AWG_{Vcc} = 9.97 \times \left( 1.8277 - \left( 2 \times \log\left( 2 \times \sqrt{\frac{A_{Aux}}{\pi}} \right) \right) \right)$$

$$AWG_{Vcc} = 9.97 \times \left( 1.8277 - \left( 2 \times log \left( 2 \times \sqrt{\frac{0.03mm^2}{\pi}} \right) \right) \right)$$
  
AWG<sub>Vcc</sub> = 32

It is good practice to use smaller wires in parallel instead of using one big wire. However, the following conditions should be satisfied for choosing the wire size and number of parallel wires:

- EffCuArea<sub>x</sub> (Eq. 41)  $\leq A_x$  (Eq. 35/36)
- $S_x$  (Eq. 42)  $\leq 8 \text{ A/mm}^2$
- NP<sub>x</sub> ≤ 10
- 0.18 mm  $\leq$  wire diameter  $\leq$  0.6 mm

*Note: X* = *P*/*primary* or *S*/*secondary winding* 

#### Table 8Effective winding

| Winding                                | Symbol           | Value | Unit |
|----------------------------------------|------------------|-------|------|
| Wire size in AWG unit for primary      | AWG <sub>P</sub> | 30    | -    |
| Num. of parallel wires for primary     | NPP              | 1     | -    |
| Insulation thickness of primary wire   | INS₽             | 0.02  | mm   |
| Wire size in AWG units for secondary   | AWGs             | 21    | -    |
| Num. of parallel wires for secondary   | NPs              | 1     | -    |
| Insulation thickness of secondary wire | INSs             | 0.1   | mm   |

Typically, the auxiliary winding consists of only one wire and its size is insignificant due to low current.



# CoolSET<sup>™</sup> 5th Generation QR Plus FLYCAL design example

### Recalculate wire diameter using Eq. 40:

$$d_{P} = 10^{\left(\frac{1.8277}{2} - \frac{AWG_{P}}{2 \cdot 9.97}\right)} \qquad \qquad d_{P} = 10^{\left(\frac{1.8277}{2} - \frac{30}{2 \cdot 9.97}\right)} = 0.25 \text{ mm}$$
  
$$d_{S} = 10^{\left(\frac{1.8277}{2} - \frac{AWG_{S}}{2 \cdot 9.97}\right)} = 0.72 \text{ mm}$$

$$EffCuArea = \left(\frac{d}{2}\right)^{2} \times \pi$$

$$EffCuArea_{P} = \left(\frac{d_{P}}{2}\right)^{2} \times \pi$$

$$EffCuArea_{S} = \left(\frac{d_{S}}{2}\right)^{2} \times \pi$$

$$l_P = 10^{\left(\frac{1.8277}{2} - \frac{30}{2.9.97}\right)} = 0.25 mm$$
$$l_C = 10^{\left(\frac{1.8277}{2} - \frac{21}{2.9.97}\right)} = 0.72 mm$$

$$\begin{split} &EffCuArea_{P} = \left(\frac{0.25}{2}\right)^{2} \times \pi = 0.05 \ mm^{2} \\ &EffCuArea_{S} = \left(\frac{0.72mm}{2}\right)^{2} \times \pi = 0.41mm^{2} \end{split}$$

#### **Current density:**

| $S = \frac{I_{RMS}}{EffCuArea}$      | (Eq. 42)                                        |
|--------------------------------------|-------------------------------------------------|
| $S_P = \frac{I_{PRMS}}{EffCuArea_P}$ | $S_P = \frac{0.33}{0.05} = 6.35 \frac{A}{mm^2}$ |
| $S_S = \frac{I_{SRMS}}{EffCuArea_S}$ | $S_S = \frac{2.49}{0.41} = 6.01 \frac{A}{mm^2}$ |

#### Wire outer diameter including insulation:

| $Od = d + (2 \times INS)$             | (Eq. 43)                                  |
|---------------------------------------|-------------------------------------------|
| $Od_P = d_P + (2 \times INS_P)$       | $Od_P = 0.25 + (2 \times 0.02) = 0.29 mm$ |
| $Od_{S} = d_{S} + (2 \times INS_{S})$ | $Ods = 0.72 + (2 \times 0.1) = 0.92mm$    |

#### Max. number of turns per layer:

| $NL = \left\lfloor \frac{BW_e}{Od \times NP} \right\rfloor$       | (Eq. 44)                                                                        |
|-------------------------------------------------------------------|---------------------------------------------------------------------------------|
| $NL_P = \left\lfloor \frac{BW_e}{Od_P \times NP_P} \right\rfloor$ | $NL_P = \left\lfloor \frac{11}{0.29 \times 1} \right\rfloor = 37 \ Turns/Layer$ |
| $NL_S = \left  \frac{BW_e}{Od_S \times NP_S} \right $             | $NLs = \left[\frac{11}{0.92 \times 1}\right] = 12 Turns/Layer$                  |

#### Min. number of layers:

$$Ln = \begin{bmatrix} \frac{N}{NL} \\ Ln_P = \begin{bmatrix} \frac{N_P}{NL_P} \\ \\ NL_S \end{bmatrix}$$

$$Ln_S = \begin{bmatrix} \frac{N_S}{NL_S} \\ \end{bmatrix}$$
(Eq. 45)
$$Ln_P = \begin{bmatrix} \frac{88}{37} \\ = 3 \text{ Layers} \\ Lns = \begin{bmatrix} \frac{12}{12} \\ \\ 12 \end{bmatrix} = 1\text{ Layer}$$



**CoolSET™ 5th Generation QR Plus FLYCAL design example** 

### 8.6 Reverse voltage of diode (D21, D22, D12)

The output rectifier diodes in flyback converters are subjected to large peak and RMS current stress. The values depend on the load and operating mode. The voltage requirements depend on the output voltage and transformer winding ratio.

#### Max. reverse voltage for output diode 1:

 $V_{RDiode} = V_{OUT} + \left(V_{DCMaxPk} \times \frac{N_S}{N_P}\right)$  (Eq. 46)  $V_{RDiode1} = 12 + \left(452.54 \times \frac{12}{88}\right) = 73.71 V$ 

#### Max. reverse voltage for output diode 2:

$$V_{RDiode} = V_{OUT} + \left(V_{DCMaxPk} \times \frac{N_S}{N_P}\right)$$
(Eq. 47)

$$V_{RDiode2} = 12 + \left(452.54 \times \frac{5}{88}\right) = 30.71 \, V$$

Max. reverse voltage for the V<sub>cc</sub> diode:

$$V_{RDiode} = V_{Vcc} + \left(V_{DCMaxPk} \times \frac{N_{Vcc}}{N_P}\right)$$
 (Eq. 48)  $V_{RDiode} = 14 + \left(452.54 \times \frac{14}{88}\right) = 86.00 V$ 

# 8.7 Clamping network (R11, C15, D11)

#### **Clamping voltage:**

| $V_{Clamp} = V_{DSMax} - V_{DCMaxpk} - V_R $ (Eq. 49) | $V_{Clamp} = 700 - 452.54 - 90.2 = 157.26 V$ |
|-------------------------------------------------------|----------------------------------------------|
|-------------------------------------------------------|----------------------------------------------|

To calculate the clamping network, it is necessary to know the leakage inductance. The most common approach is to have the leakage inductance value given as a percentage of the primary inductance.

If it is known that the transformer construction is very consistent, measuring the primary leakage inductance by shorting the secondary windings will give an exact number (assuming the availability of a good LCR analyzer).

#### Leakage inductance in % of LP: $L_{LK\%} = 3\%$

#### Leakage inductance:

 $L_{LK} = L_{LK\%} \times L_P$ 

(Eq. 50)  $L_{LK} = 3\% \times 1 \times 10^{-3} = 30 \ \mu H$ 

#### **Clamping resistor:**

 $R_{Clamp} = \frac{(V_{Clamp} + V_R) \times V_{Clamp}}{0.5 \times L_{LK} \times l_{PMax}^2 \times X}$ (Eq. 51)

 $R_{Clamp} = \frac{(157.25 + 90) * 157.25}{0.5 \times 30 \times 10^{-6} \times (0.82A)^2 \times 55 \times 10^3} = 70.08 \, k\Omega$ 

Clamping resistor:  $R_{Clamp} = 68 \text{ k}\Omega$ 

#### **Clamping capacitor:**

Assume 30% Ripple for Snubber voltage  $C_{Clamp} = \frac{V_{Clamp} + V_R}{(Ripple * R_{Clamp}) \times f_s}$ (Eq. 52)  $C_{Clamp} = \frac{157V + 90V}{(45V \times 68k\Omega) \times 55kHz} = 1.46 nF$ 

Clamping capacitor: C<sub>Clamp</sub> = 1 nF



CoolSET<sup>™</sup> 5th Generation QR Plus FLYCAL design example

### 8.8 **Output capacitors**

Output capacitors are highly stressed in flyback converters. Normally, capacitors are selected based on three major parameters: capacitance, low ESR, and ripple current rating.

To calculate output capacitors, the max. voltage overshoot in case of switching off at max. load condition must be set.

# 8.8.1 Output capacitor 1 (C22)

#### Max. voltage overshoot: $\Delta V_{OUT1} = 0.5 V$

After switching off the load, the control loop needs about 10–20 internal clock periods to reduce the duty cycle.

#### Number of clock periods: $n_{CP} = 20$

#### **Ripple current:**

$$I_{Ripple1} = \sqrt{(I_{SRMS1})^2 - (I_{Out1})^2}$$
 (Eq. 53)  $I_{Ripple1} = \sqrt{(2.35)^2 - (1.17)^2} = 2.04 A$ 

#### Output capacitance (cal.):

 $C_{Out1} = \frac{I_{OUT1} \times n_{CP}}{\Delta V_{OUT1} \times f}$ (Eq. 54)  $C_{Out1} = \frac{1.17 \times 20}{0.5 \times 55 \times 10^3} = 851 \,\mu F$ 

The output capacitor can be selected as the following conditions can be summarized:

- Rated voltage of cap.  $\geq$  (1.45 V<sub>Out</sub>)
- $(I_{acR} nc)$  close to  $I_{Ripple}$
- (C<sub>OUT</sub> nc) close to C<sub>OUT\_cal</sub>
- nc ≤ 5 We chose Rubycon ZLH (low impedance)
- 1000  $\mu$ F 16 V (R<sub>ESR1</sub> = 0.028  $\Omega$ , I<sub>acR</sub> = 1.76 A at 100 kHz 105°C)

Output capacitor: C<sub>Out1</sub> = 1000 µF

#### Number of parallel capacitors: nc = 1

# 8.8.2 Output capacitor 2 (C28)

Max. voltage overshoot:  $\Delta V_{OUT2} = 0.25 V$ 

After switching off the load, the control loop needs about 10–20 internal clock periods to reduce the duty cycle.

#### Number of clock periods: $n_{CP} = 20$

#### **Ripple current:**

| $I_{Ripple2} = \sqrt{(I_{SRMS2})^2 - (I_{Out2})^2}$                  | (Eq. 55) | $I_{Ripple2} = \sqrt{(0.36)^2 - (0.2)^2} = 0.30  A$                       |
|----------------------------------------------------------------------|----------|---------------------------------------------------------------------------|
| Output capacitance (cal.):                                           |          |                                                                           |
| $C_{Out2} = \frac{I_{OUT2} \times n_{CP}}{\Delta V_{OUT2} \times f}$ | (Eq. 56) | $C_{Out2} = \frac{0.2 \times 20}{0.25 \times 55 \times 10^3} = 291 \mu F$ |



#### CoolSET<sup>™</sup> 5th Generation QR Plus FLYCAL design example

The output capacitor can be selected, as the following conditions can be summarized as the following:

- Rated voltage of cap.  $\geq$  (1.45 V<sub>Out</sub>)
- (I<sub>acR</sub> nc) close to I<sub>Ripple</sub>
- (C<sub>OUT</sub> nc) close to C<sub>OUT\_cal</sub>
- nc ≤ 5 We choose Rubycon ZLH (low impedance)
- 330  $\mu F$  10 V (R<sub>ESR2</sub> = 0.094  $\Omega,$  I<sub>acR</sub> = 0.54 A at 100 kHz 105°C)

Output capacitor:  $C_{\text{Out2}}$  = 330 µF

#### Number of parallel capacitors: nc = 1

### 8.9 Output filter

The output filter consists of one capacitor and one inductor in a L-C filter topology.

Zero frequency of output capacitors and associated ESR

# 8.9.1 Output filter 1 (L21, C24)

 $f_{ZCOUt1} = \frac{1}{2 \times \pi \times R_{ES1} \times C_{OUt1}}$  (Eq. 57)  $f_{ZCOUt1} = \frac{1}{2 \times \pi \times 0.028 \times 1000 \times 10^{-6}} = 5.68 k Hz$ This equation is based on the assumption that all output capacitors have the same capacitance and ESR.

#### Ripple voltage at first stage:

| $V_{\text{Dim}} =$ | $I_{SMax1} \times R_{ESR1}$ | (Eg. 58) | Vnimber   | $=\frac{5.66\times0.028}{5.66\times0.028}$ | = 0.16 V |
|--------------------|-----------------------------|----------|-----------|--------------------------------------------|----------|
| • Rippie1          | пс                          | (=4.00)  | • Rippie1 | 1                                          | 01107    |

#### The inductance is required to compensate the zero-frequency caused by output capacitors:

L-C filter inductance:  $L_{OUT1} = 2.2 \ \mu H$ 

#### L-C capacitor (cal.):

$$C_{LC1} = \frac{(C_{Out1} \times R_{ESR1})^2}{L_{Out1}}$$
 (Eq. 59)  $C_{LC1} = \frac{(1000 \times 10^{-6} \times 0.028)^2}{2.2 \times 10^{-6}} = 356 \,\mu F$ 

#### L-C capacitor: $C_{LC1} = 470 \ \mu F$

#### Frequency of L-C filter:

$$f_{LC1} = \frac{1}{2 \times \pi \times \sqrt{C_{LC1} \times L_{OUT1}}}$$
(Eq. 6)

(i) 
$$f_{LC1} = \frac{1}{2 \times \pi \times \sqrt{470 \times 10^{-6} \times 2.2 \times 10^{-6}}} = 4.95 \ kHz$$

Ripple voltage at second stage:

$$V_{Ripple2} = V_{Ripple1} \times \frac{\frac{1}{2 \times \pi \times f \times C_{LC1}}}{\frac{1}{2 \times \pi \times f \times C_{LC1}} + (2 \times \pi \times f \times L_{OUT1})}$$
(Eq. 61)

$$V_{Ripple2} = 0.16 \times \frac{\frac{1}{2 \times \pi \times 55 \times 10^{3} \times 470 \times 10^{-6}}}{\frac{1}{2 \times \pi \times 55 \times 10^{3} \times 470 \times 10^{-6}} + (2 \times \pi \times 55 \times 10^{3} \times 2.2 \times 10^{-6})} = 1.27 \ mV$$

# 8.9.2 Output filter 2 (L22, C210)

 $f_{ZCOUt2} = \frac{1}{2 \times \pi \times R_{ESR2} \times C_{Out2}}$  (Eq. 62)  $f_{ZCOUt2} = \frac{1}{2 \times \pi \times 0.094 \times 330 \times 10^{-6}} = 5.13 \text{ kHz}$ This equation is based on the assumption that all output capacitors have the same capacitance and ESR.



### **CoolSET<sup>™</sup> 5th Generation QR Plus FLYCAL design example**

#### **Ripple voltage at first stage:**

$$V_{Ripple1} = \frac{I_{SMax2} \times R_{ESR2}}{nc}$$
 (Eq. 63)  $V_{Ripple1} = \frac{0.87 \times 0.094}{1} = 0.08 V$ 

The inductance is required to compensate the zero-frequency caused by output capacitors:

L-C filter inductance:  $L_{0UT2} = 4.7 \mu H$ 

L-C capacitor (cal.):

$$C_{LC2} = \frac{(C_{Out2} \times R_{ESR2})^2}{L_{Out2}}$$
(Eq. 64)  $C_{LC1} = \frac{(330 \times 10^{-6} \times 0.094)^2}{4.7 \times 10^{-6}} = 205 \,\mu F$ 

L-C capacitor:  $C_{LC2} = 330 \, \mu F$ 

**Frequency of L-C filter:** 

 $f_{LC2} = \frac{1}{2 \times \pi \times \sqrt{C_{LC2} \times L_{OUT2}}}$ (Eq. 65)  $f_{LC1} = \frac{1}{2 \times \pi \times \sqrt{330 \times 10^{-6} \times 4.7 \times 10^{-6}}} = 4.04 \ kHz$ 

#### **Ripple voltage at second stage:**

$$V_{Ripple2} = V_{Ripple1} \cdot \frac{\frac{1}{2 \times \pi \times f \times C_{LC2}}}{\frac{1}{2 \times \pi \times f \times C_{LC2}} + (2 \times \pi \times f \times L_{OUT2})}$$
(Eq. 66)  $V_{Ripple2} = 0.09 \times \frac{\frac{1}{2 \times \pi \times 55 \times 10^3 \times 330 \times 10^{-6}}}{\frac{1}{2 \times \pi \times 55 \times 10^3 \times 330 \times 10^{-6}} + (2 \times \pi \times 55 \times 10^3 \times 4.7 \times 10^{-6})} = 0.46 \ mV_{Ripple2} = 0.09 \times \frac{1}{2 \times \pi \times 55 \times 10^3 \times 330 \times 10^{-6}} = 0.46 \ mV_{Ripple2} = 0.09 \times \frac{1}{2 \times \pi \times 55 \times 10^3 \times 330 \times 10^{-6}} = 0.46 \ mV_{Ripple2} = 0.09 \times \frac{1}{2 \times \pi \times 55 \times 10^3 \times 330 \times 10^{-6}} = 0.46 \ mV_{Ripple2} = 0.09 \times \frac{1}{2 \times \pi \times 55 \times 10^3 \times 330 \times 10^{-6}} = 0.46 \ mV_{Ripple2} = 0.09 \times \frac{1}{2 \times \pi \times 55 \times 10^3 \times 330 \times 10^{-6}} = 0.46 \ mV_{Ripple2} = 0.09 \times \frac{1}{2 \times \pi \times 55 \times 10^3 \times 330 \times 10^{-6}} = 0.46 \ mV_{Ripple3} = 0.09 \times \frac{1}{2 \times \pi \times 55 \times 10^3 \times 330 \times 10^{-6}} = 0.46 \ mV_{Ripple3} = 0.09 \times \frac{1}{2 \times \pi \times 55 \times 10^3 \times 330 \times 10^{-6}} = 0.46 \ mV_{Ripple3} = 0.09 \times \frac{1}{2 \times \pi \times 55 \times 10^3 \times 330 \times 10^{-6}} = 0.46 \ mV_{Ripple3} = 0.09 \times \frac{1}{2 \times \pi \times 55 \times 10^3 \times 330 \times 10^{-6}} = 0.46 \ mV_{Ripple3} = 0.09 \times \frac{1}{2 \times \pi \times 55 \times 10^3 \times 330 \times 10^{-6}} = 0.46 \ mV_{Ripple3} = 0.09 \times \frac{1}{2 \times \pi \times 55 \times 10^3 \times 330 \times 10^{-6}} = 0.46 \ mV_{Ripple3} = 0.09 \times \frac{1}{2 \times \pi \times 55 \times 10^3 \times 330 \times 10^{-6}} = 0.46 \ mV_{Ripple3} = 0.09 \times \frac{1}{2 \times \pi \times 55 \times 10^3 \times 330 \times 10^{-6}} = 0.46 \ mV_{Ripple3} = 0.09 \times \frac{1}{2 \times \pi \times 55 \times 10^3 \times 330 \times 10^{-6}} = 0.46 \ mV_{Ripple3} = 0.09 \times \frac{1}{2 \times \pi \times 55 \times 10^3 \times 330 \times 10^{-6}} = 0.46 \ mV_{Ripple3} = 0.09 \times \frac{1}{2 \times \pi \times 55 \times 10^3 \times 330 \times 10^{-6}} = 0.46 \ mV_{Ripple3} = 0.09 \times \frac{1}{2 \times \pi \times 55 \times 10^{-6}} = 0.09 \times \frac{1}{2 \times \pi \times 55 \times 10^{-6}} = 0.09 \times \frac{1}{2 \times \pi \times 55 \times 10^{-6}} = 0.09 \times \frac{1}{2 \times \pi \times 55 \times 10^{-6}} = 0.09 \times 10^{-6} \times$ 

#### V<sub>cc</sub> capacitors (C16, C17) 8.10

The V<sub>cc</sub> capacitor needs to ensure the power supply of the IC until the power can be provided by the V<sub>cc</sub> winding. In addition, it is recommended to use a 100 nF ceramic capacitor very close between pins 11 and 12 in parallel to the V<sub>cc</sub> capacitor. Alternatively, an HF-type electrolytic with low ESR and ESL may be used.

#### V<sub>cc</sub> capacitor:

Estimated Ivcc\_Normal = 2.2 mA

#### tSS from datasheet: t<sub>ss</sub> = 12 ms

 $C_{Vcc} > \frac{I_{VCC\_Normal} \times t_{SS}}{V_{Vcc\_ON} - V_{Vcc\_OFF}}$ 

V<sub>cc</sub> capacitor: C<sub>vcc</sub> = 22 µF

Start-up time:

V<sub>VCC SCP</sub> from datasheet: V<sub>VCC SCP</sub> = 1.1 V

 $t_{\text{Start-up}} = \frac{v_{VCC\_SCP} \times c_{VCC}}{I_{VCC\_Charge1}} + \frac{(v_{VCC\_ON} - v_{VCC\_SCP}) \times c_{VCC}}{I_{VCC\_Charge3}}$ 

(Eq. 67) 
$$C_{Vcc} > \frac{2.2 \times 10^{-3} \times 12 \times 10^{-3}}{16 - 10} = 4.4 \ \mu F$$

 $I_{VCC\_Charge3}$ 

**(Eq. 68)** 
$$t_{\text{Start-up}} = \frac{1.1 \times 22 \times 10^{-6}}{0.2 \times 10^{-3}} + \frac{(16-1.1) \cdot 22 \times 10^{-6}}{3 \times 10^{-3}} = 238 \text{ ms}$$

#### 8.11 Losses

**Diode bridge forward voltage:**  $V_F = 1 V$ 

Input diode bridge loss:

 $P_{DIN} = 2 \times I_{ACRMS} \times V_F$ 

(Eq. 69)  $P_{DIN} = 2 \times 0.36 \times 1 = 0.74 W$ 

Copper resistivity at 100°C:  $\rho_{100} = 0.0172 \,\Omega \cdot mm^2/m$ 



#### **CoolSET™ 5th Generation QR Plus FLYCAL design example**

#### **Copper resistance:**

| $R_{Cu} = \frac{l_N \times N \times \rho_{100}}{EffCuArea}$          | (Eq. 70)                                                                                                                    |
|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| $R_{PCu} = \frac{l_N \times N_P \times \rho_{100}}{EffCuArea_P}$     | $R_{PCu} = \frac{41.2mm \times 88 \times 0.0172 \frac{\Omega \cdot mm^2}{m}}{0.05mm^2} = 1205.44 \ m\Omega$                 |
| $R_{SCu1} = \frac{l_N \times N_{S1} \times \rho_{100}}{EffCuArea_S}$ | $R_{SCu1} = \frac{\frac{41.2mm \times 12 \times 0.0172 \frac{\Omega \cdot mm^2}{m}}{0.41mm^2}}{0.41mm^2} = 20.74 \ m\Omega$ |
| $R_{SCu2} = \frac{l_N \times N_{S2} \times \rho_{100}}{EffCuArea_S}$ | $R_{SCu2} = \frac{41.2mm \times 5 \times 0.0172 \frac{\Omega \cdot mm^2}{m}}{0.41mm^2} = 8.64 \ m\Omega$                    |

#### Copper resistance loss on the primary side:

 $P_{PCu} = I_{PRMS}^2 \times R_{PCu}$ (Eq. 71)  $P_{PCu} = (0.33)^2 \times 1205.44 = 132.03 \, mW$ 

#### Copper resistance loss on the secondary side:

| $P_{SCu1} = I_{SRMS1}^2 \times R_{SCu1}$ | <b>(Eq. 72)</b> $P_{SCu1} = (2.35)^2 \times 20.57 = 113.59  mW$ |
|------------------------------------------|-----------------------------------------------------------------|
| $P_{SCu2} = I_{SRMS2}^2 \times R_{SCu2}$ | <b>(Eq. 73)</b> $P_{SCu2} = (0.36)^2 \times 8.57 = 1.11  mW$    |

#### **Total copper resistance loss:**

 $P_{Cu} = P_{PCu} + P_{SCu1} + P_{SCu2}$ 

#### **Output rectifier diode loss:**

 $P_{DOut1} = I_{Out1} \times V_{FOut1}$ (Eq. 76)  $P_{DOut2} = 0.2 \times 0.3 = 0.06 W$  $P_{DOut2} = I_{Out2} \times V_{FOut2}$ 

#### **Clamping network loss:**

$$P_{Clamper} = \frac{1}{2} \times L_{LK} \times I_{PMax}^2 \times f_S \times \frac{V_{Clamp} + V_R}{V_{Clamp}}$$

**Junction Temperature:** T<sub>j</sub> = 125°C

#### **On-resistance at junction temperature:**

$$R_{DSon@Tj} = R_{DSon@25^{\circ}C} \times \left(1 + \frac{\alpha}{100}\right)^{(T_j - 25^{\circ}C)}$$

#### **MOSFET** losses in V<sub>ACmin</sub> scenario:

Switching loss in V<sub>ACmin</sub> scenario:

$$P_{SON1} = \frac{1}{2} \times \left( C_{o(er)} + C_{DS} \right) \times \left( V_{DCMin} - V_R \right)^2 \times f_S$$

#### **Conduction loss in V<sub>ACmin</sub> scenario:**

$$P_{D1} = I_{PRMS}^2 \times R_{DSon@Tj}$$

#### Total MOSFET loss in V<sub>ACmin</sub> scenario:

 $P_{MOSFET1} = P_{SON1} + P_{D1}$ 

#### **MOSFET losses in V<sub>ACmax</sub> scenario:**

#### Switching loss in V<sub>ACmax</sub> scenario:

$$P_{SON2} = \frac{1}{2} \times (C_{o(er)} + C_{DS}) \times (V_{DCMaxPk} - V_R)^2 \times f_S$$
  
32.9 mW

Design guide

(Eq. 74) 
$$P_{Cu} = 130.26 + 113.59 + 1.17 = 245.02 \ mW$$

(Eq. 75)  $P_{DOut1} = 1.17 \times 0.3 = 0.35 W$ 

$$(Eq. 77) P_{Clamper} = \frac{1}{2} \times 30 \times 10^{-6} \times (0.827)^2 \times 55 \times 10^3 \times \frac{157.25 + 90.2}{157.25} = 0.89 W$$

**(Eq. 78)** 
$$R_{DSon@Tj} = 4.03 \times \left(1 + \frac{0.8}{100}\right)^{(125-25)} = 8.59 \,\Omega$$

**(Eq. 79)** 
$$P_{SON1} = \frac{1}{2} \times (3+4) \times 10^{-12} \times (95.69 - 90.2)^2 \times 55 \times 10^3 = 5.792 \,\mu W$$

 $(Eq. 80)P_{D1} = (0.33)^2 \times 8.59 = 935 \, mW$ 

 $(Eq. 81)P_{MOSFET1} = 5.792\mu W + 928.3mW = 928.3 mW$ 

(Eq. 82)  $P_{SON1} = \frac{1}{2} \times (3+4) \times 10^{-12} \times (424.26 - 90.2)^2 \times 72 \times 10^3 =$ 



### **CoolSET™ 5th Generation QR Plus FLYCAL design example**

#### **Conduction loss in V<sub>ACmax</sub> scenario:**

| $P_{D2} = \frac{1}{3} \times R_{DSon@Tj} \times I_{PMax}^2 \times \left(\frac{L_P * I_{PMax} * f_S}{V_{DCMaxPk}}\right)$ | <b>(Eq. 83)</b> $P_{D2} = \frac{1}{3} \times 8.59 \times (0.82)^2 \times \left(\frac{1 \times 10^{-3} \times 0.82 \times 72 \times 10^3}{424.26}\right) = 255.15 \ mW$ |
|--------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Total MOSFET loss in V <sub>ACmax</sub> scenario:                                                                        |                                                                                                                                                                        |
| $P_{MOSFET2} = P_{SON2} + P_{D2}$                                                                                        | $(Eq. 84)P_{MOSFET2} = 32.86 \ mW + 255.15 \ mW = 288 \ mW$                                                                                                            |
| MOSFET losses:                                                                                                           |                                                                                                                                                                        |
|                                                                                                                          |                                                                                                                                                                        |

# $P_{MOSFET} = max(P_{MOSFET1}, P_{MOSFET2})$

$$(Eq. 85)P_{MOSFET} = max(928.3 mW, 288 mW) = 928.3 mW$$

#### 8.12 Heat dissipation

A CoolSET<sup>™</sup> in a DSO/DIP package cannot use a heatsink, but the copper area is possible. However, in general CoolMOS<sup>™</sup> can use a heatsink.

#### Thermal resistance:

$$R_{th} = R_{thIA}$$
 (Eq. 86)  $R_{th} = 105K/W$ 

#### **Delta temperature from MOSFET losses:**

 $\Delta T = P_{MOSFET} \times R_{th}$  (Eq. 87)  $\Delta T = 928.3 mW \times \frac{105K}{W} = 97.47K$ 

#### Max. junction temperature:

 $T_{jmax} = T_a + \Delta T$  (Eq. 88)  $T_{jmax} = 50^{\circ}C + 97.47^{\circ}C = 147.44^{\circ}C$ Max. junction temperature must not exceed the limitation stated in the datasheet, typically 150°C.

#### **Controller loss:**

| $P_{Controller} = V_{Vcc} \times I_{VCC_Normal}$ (Eq. 89) $P_{Controller} = 13.75 \times 2.2 \times 10^{-3} = 30$ |
|-------------------------------------------------------------------------------------------------------------------|
|-------------------------------------------------------------------------------------------------------------------|

#### **Total loss:**

 $P_{Losses} = P_{DIN} + P_{Cu} + P_{DOut1} + P_{DOut2} + P_{Clamp} + P_{MOSFET} + P_{Controller}$  (Eq. 90)  $P_{Losses} = 0.74 + 0.24 + 0.70 + 0.11 + 0.51 + 0.9283 + 0.03 = 3.20 W$ 

#### Efficiency consideration after losses:

$$\eta_L = \frac{P_{OutMax}}{P_{OutMax} + P_{Losses}}$$
(Eq. 91)  $\eta_L = \frac{16}{16 + 3.20} = 83.34\%$ 

*Note:* The efficiency calculated above is based on the **worst-case scenario** where the highest loss is present.



CoolSET<sup>™</sup> 5th Generation QR Plus FLYCAL design example

# 8.13 Regulation loop

#### Reference: TL431

Optocoupler: SFH617-3



#### Figure 16 Regulation loop

| Table 9 | Regulation loop cor | nponent specification |
|---------|---------------------|-----------------------|
|---------|---------------------|-----------------------|

| Component                             | Symbol                | Value | Unit |  |
|---------------------------------------|-----------------------|-------|------|--|
| TL431 reference voltage               | V <sub>REF_TL</sub>   | 2.5   | V    |  |
| Min. current for TL431<br>diode       | I <sub>KAmin</sub>    | 1     | mA   |  |
| Max. current of SFH617-3<br>diode     | I <sub>Fmax</sub>     | 10    | mA   |  |
| Forward voltage of optocoupler diode  | V <sub>FOpto</sub>    | 1.25  | V    |  |
| Optocoupler gain                      | G <sub>c</sub> (150%) | 1.5   | -    |  |
| CoolSET™ trimmed<br>reference voltage | V <sub>REF</sub>      | 3.3   | V    |  |
| PWM-OP gain                           | G <sub>PWM</sub>      | 2.05  |      |  |
| CoolSET™                              | V <sub>FBmax</sub>    | 2.75  | V    |  |
| Weighted factor of V <sub>Out</sub> 1 | W1                    | 0.6   | -    |  |
| Weighted factor of V <sub>Out</sub> 2 | W <sub>2</sub>        | 0.4   | -    |  |
| Current for FB resistor<br>R26        | I <sub>R26</sub>      | 1     | mA   |  |
| RFB (FB pull-up resistor)             | R <sub>FB</sub>       | 15    | kΩ   |  |



# CoolSET<sup>™</sup> 5th Generation QR Plus FLYCAL design example

#### **Primary side:**

#### Max. FB current:

$$I_{FB\ max} = \frac{V_{REF}}{R_{FB}}$$

Min. FB current:

$$I_{FB\ min} = \frac{V_{REF} - V_{FB\ max}}{R_{FB}}$$
(Eq. 93)  $I_{FB\ min} = \frac{3.3 - 2.75}{15 \times 10^3} = 0.036\ mA$ 

Secondary side:

R26 value of voltage divider:

$$R_{26} = \left(\frac{V_{REF_TL}}{I_{26}}\right)$$
 (Eq. 94)  $R_{26} = \left(\frac{2.5}{1 \times 10^3}\right) = 2.5 \ k\Omega$ 

**R26 value of voltage divider:** R26 =  $2.5 \text{ k}\Omega$ 

#### R25 value of voltage divider:

$$R_{25} = \left(\frac{V_{Out1} - V_{REF_TL}}{W_1 \times I_{26}}\right)$$
 (Eq.95)  $R_{25} = \left(\frac{12 - 2.5}{0.6 \times 1 \times 10^3}\right) = 15.83 \ k\Omega$ 

**R25 value of voltage divider:** R25 = 
$$16 \text{ k}\Omega$$

#### R25A value of voltage divider:

$$R_{25A} = \left(\frac{V_{Out2} - V_{REF_TL}}{W_2 \times I_{26}}\right)$$
 (Eq. 96)  $R_{25A} = \left(\frac{5 - 2.5}{0.4 \times 1 \times 10^3}\right) = 6.25 \ k\Omega$ 

R25A value of voltage divider: R25A =  $6.2 \text{ k}\Omega$ 

#### R22 Value to supply opto. diode:

$$R22 \ge \frac{V_{Out1} - (V_{FOpto} + V_{REF_TL})}{I_{Fmax} \square}$$
 (Eq. 97)  $R22 \ge \frac{12 - (1.25 + 2.5)}{10 \times 10^3} = 825 \ \Omega$ 

#### R22 Value to supply opto. diode: R22 = 820 $\Omega$

#### R23 Value to supply TL431 diode:

$$R23 \le \frac{V_{FOpto} + \left(R22 \times \frac{I_{FB \min}}{G_c}\right)}{I_{KA \min}} \qquad \qquad (Eq. 98) R23 \le \frac{1.25 + \left(820 \times \frac{0.036 \times 10^{-3}}{2}\right)}{1 \times 10^{-3}} = 1.27 \ k\Omega$$

R23 Value to supply TL431 diode: R23 = 
$$1.2 \text{ K}\omega$$

#### **Output voltage from regulation loop:**

$$V_{OUT1\_RL} = (R25 \times W_1 \times I_{26}) + V_{REF\_TL}$$

$$(Eq. 99) V_{OUT\_RL} = (16 \times 10^3 \times 0.6 \times 1 \times 10^{-3}) + 2.5 = 12.1 V$$

$$V_{OUT2\_RL} = (R25A \times W_2 \times I_{26}) + V_{REF\_TL}$$

$$(Eq. 100) V_{OUT\_RL} = (6.2 \times 10^3 \times 0.4 \times 1 \times 10^{-3}) + 2.5 = 4.98 V$$

(Eq. 92)  $I_{FB\ max} = \frac{3.3}{15 \times 10^3} = 0.22\ mA$ 



# CoolSET<sup>™</sup> 5th Generation QR Plus FLYCAL design example

#### **Regulation loop elements:**



**(Eq. 102)**  $G_{FB} = 20 \times \log 27.44 = 28.77 \ dB$ 

 $-17.38 \, dB$ 



#### FB transfer characteristic:

$$K_{FB} = \frac{G_C \times R_{FB}}{R22}$$
 (Eq. 101)  $K_{FB} = \frac{1.5 \times 15 \times 10^3}{820} = 27.44$ 

Gain of FB transfer characteristic:

 $G_{FB} = 20 \times log(K_{FB})$ 

#### Voltage divider transfer characteristic:

$$K_{VD} = \frac{V_{REF_TL}}{V_{OUT_RL}} = \frac{R26}{R25 + R26}$$
(Eq. 103)  $K_{VD} = \frac{2.5 \times 10^3}{16 \times 10^3 + 2.5 \times 10^3} = 0.14$ 

Gain of voltage divider transfer characteristic:

$$G_{VD} = 20 \times log(K_{VD})$$
 (Eq. 104)  $G_{VD} = 20 \times log(0.14) =$ 

#### Zeros and poles of transfer characteristics:

#### **Resistance at max. load pole:**

$$R_{LH} = \frac{V_{OUT\_RL}^2}{P_{OutMax}}$$
(Eq. 105)  $R_{LH} = \frac{12^2}{16} = 9 \ \Omega$ 

**Resistance at min. load pole:** 

$$R_{LL} = \frac{V_{OUT\_RL}^2}{P_{OutMin}}$$
(Eq. 106)  $R_{LL} = \frac{12^2}{3.2} = 45 \,\Omega$ 

Poles of power stage at max. load pole:

$$f_{OH} = \frac{1}{\pi \times R_{LH} \times (nc * C_{OUT})}$$
(Eq. 107)  $f_{OH} = \frac{1}{\pi \times 9 \times (1 \times 1000 \times 10^6)} = 35.37 \, Hz$ 

#### Poles of power stage at min. load pole:

$$f_{OL} = \frac{1}{\pi \times R_{LL} \times (nc * C_{OUT})}$$
(Eq. 108)  $f_{OL} = \frac{1}{\pi \times 45 \times (1 \times 1000 \times 10^6)} = 7.07 \ Hz$ 

In order to have sufficient phase margin at low-load conditions, the zero frequency of the compensation network is selected to come in the middle between the min. and max. load poles of the power stage.



#### **CoolSET™ 5th Generation QR Plus FLYCAL design example**

#### Zero frequency of the compensation network:

$$f_{OM} = f_{OH} \times 10^{0.5 \times log\left(\frac{f_{OL}}{f_{OH}}\right)}$$
(Eq. 109)  $f_{OM} = 35.37 \times 10^{0.5 \times log\left(\frac{7.07}{35.37}\right)} = 15.82 \, Hz$ 

With adjustment of the transfer characteristics of the controller, equal gain within the operating range should be reached and compensate the pole  $f_o$  of the power stage  $F_{PWR}(\omega)$ .

Because of the compensation of the output capacitor's zero (**Eq. 53**), it is neglected along with the LC-filter pole (**Eq. 56**). Consequently, the transfer characteristic of the power stage is reduced to a single-pole response.

In order to calculate the gain of the open loop, the crossover frequency is selected.

The gain of the power stage is calculated with the max. output power at the selected crossover frequency.

#### Zero dB crossover frequency: $f_g = 3 \text{ kHz}$

#### Transient impedance calculation:

Transient impedance defines the direct relationship between the level of the peak current and the FB pin voltage. It is required for the calculation of the power stage amplification.

#### Transient impedance:

$$Z_{PWM} = \frac{\Delta V_{FB}}{\Delta I_{PK}} = G_{PWM} \times \frac{R_{Sense}}{V_{csth}}$$
(Eq. 110)  $Z_{PWM} = 2.05 \times \frac{1.214}{1} = 2.49 \frac{V}{A}$ 

Power stage at crossover frequency:

$$|F_{PWR}(f_g)| = \frac{1}{Z_{PWM}} \times \sqrt{\frac{R_{LH} * L_p * f * \eta_P}{2}} \times \left(\frac{1}{\sqrt{1 + \left(\frac{f_g}{f_{OH}}\right)^2}}\right)$$
(Eq. 111)  $|F_{PWR}(f_g)| = \frac{1}{2.49} \times \sqrt{\frac{9 \times 1 \times 10^3 \times 55 \times 10^3 \times 0.85}{2}} * \left(\frac{1}{\sqrt{1 + \left(\frac{3 \times 10^3}{35.37}\right)^2}}\right) = 0.069$ 

Gain of power stage at crossover frequency:

$$G_{PWR}(f_g) = 20 \times \log(|F_{PWR}(f_g)|)$$
(Eq. 112)  $G_{PWR}(3kHz) = 20 \times \log(0.069) = -23.22 \, dB$ 

At the crossover frequency  $(f_g)$ , the open-loop gain is calculated:

$$G_{OL}(\omega) = Gs(\omega) + Gr(\omega) = 0$$
 (Eq. 113)

#### With the equations for the transfer characteristics, the gain of the regulation loop at fg is calculated:

$$Gs(\omega) = G_{FB} + G_{PWR} + G_{VD}$$
 (Eq. 114)  $Gs(\omega) = 28.77 - 23.22 - 17.38 = -11.839 \, dB$ 

Separated components of the regulator:

$$Gr(\omega) = 0 - Gs(\omega)$$
 (Eq. 115)  $Gr(\omega) = 0 - (-11.839dB) = 11.839 dB$ 

R24 value of the compensation network:

$$R24 = 10^{\frac{Gr}{20}} \times \frac{R25 * R26}{R25 + R26}$$
 (Eq. 116)  $R24 = 10^{\frac{11.83}{20}} \times \frac{2.5 \times 10^3 \times 16 \times 10^3}{2.5 \times 10^3 + 16 \times 10^3} = 8.45 \ k\Omega$ 

R24 value of the compensation network: R24 = 12 k $\Omega$ 



#### CoolSET<sup>™</sup> 5th Generation QR Plus FLYCAL design example

C26 value of the compensation network:

$$C26 = \frac{1}{2*\pi * R24*f_g}$$
 (Eq. 117)  $C26 = \frac{1}{2\times\pi \times 12\times 10^3 \times 3\times 10^3}$ 

 $\frac{1}{(10^3)} = 4.4 \ nF$ 

Using table E12, find the closest higher value:

C26 value of the compensation network: C26 = 4.7 nF

C25 value of the compensation network:

 $C25 = \frac{1}{2*\pi * R24 * tf_{OM}} - C26$ 

(Eq. 118)  $C25 = \frac{1}{2 \times \pi \times 12 \times 10^3 \times 15.82} - 4.7 \times 10^{-9} = 833 \, nF$ 

 $10^3 \times \left[ \left( \frac{14}{12} \times \frac{16+0.3}{1.9} \right) - 1 \right] = 27.03 \ k\Omega$ 

C25 value of the compensation network: C25 = 820 nF

#### 8.14 ZC and output OVP

R<sub>zc</sub>(R<sub>15</sub>) value of ZC and output OVP:

User-defined Vout ovp value: Vout OVP = 16 V

**RZCD value from datasheet:**  $R_{ZCD} = 3 k\Omega$ 

$$R_{15} = R_{ZCD} \times \left[ \left( \frac{N_{VCC}}{N_{S1}} \times \frac{V_{Out\_OVP} + V_{FOut}}{V_{ZCD\_OVP\_Min}} \right) - 1 \right]$$
 (Eq. 119)  $R_{15} = 3 \times 10^{-10}$ 

**R15** value of ZC and output OVP:  $R_{15} = 27 \text{ k}\Omega$ 

C<sub>19</sub> value of ZC and output OVP:

Measured fosc2 (see Figure 3): f<sub>osc2</sub> = 820 kHz

Delay time of controller: t<sub>delay</sub> = 100 ns

$$C_{19} = tan \left[ 2 \times \pi \times \left( \frac{1}{4} - t_{delay} \times f_{osc2} \right) \right] \times \frac{R_{15} + R_{ZCD}}{R_{15} \times R_{ZCD}} \times \frac{1}{2 \times \pi \times f_{osc2}} \quad (\text{Eq. 120}) \quad C_{19} = tan \left[ 2 \times \pi \times \left( \frac{1}{4} - 100 \times 10^{-9} \times 820 \times 10^{3} \right) \right] \times \frac{27 \times 10^{3} + 3 \times 10^{3}}{27 \times 10^{3} \times 3 \times 10^{3}} \times \frac{1}{2 \times \pi \times 820 \times 10^{3}} = 127 \ pF$$

C19 value of ZC and output OVP:  $C_{19} = 120 Pf$ 

#### Line OVP, brownout, and line selection 8.15

The voltage divider resistors R<sub>11</sub> (R<sub>18</sub>+R<sub>18A</sub>+R<sub>18B</sub>) and R<sub>12</sub> (R<sub>19</sub>) can be used to define the line OVP and brownout of the system.

**R**<sub>19</sub> value for line OVP and brownout:

User-defined V<sub>Line\_OVP\_AC</sub> value: V<sub>Line\_OVP\_AC</sub> 320 V

V<sub>VIN\_LOVP</sub> value from datasheet: V<sub>VIN\_LOVP</sub> 2.9 V

V<sub>VIN\_LOVP</sub> value from datasheet: V<sub>VIN\_BO</sub> 0.4 V

V<sub>VIN\_LOVP</sub> value from datasheet: V<sub>VIN\_BI</sub> 0.66 V

V<sub>VIN\_REF</sub> value from datasheet: V<sub>VIN\_REF</sub> 1.52 V



### **CoolSET™ 5th Generation QR Plus FLYCAL design example**



 $V_{LineSelection\_AC} = \frac{\left(1.52 \times \frac{9 \times 10^6 + 58.3 \times 10^3}{58.3 \times 10^3}\right)}{\sqrt{2}} = 167 V$ 

References

# References

- [1] Infineon Technologies AG: *ICE5QRxx80BG-1 datasheet*; Available online
- [2] Infineon Technologies AG: CoolSET<sup>™</sup> GEN5 QR Plus Calculation Tool for Quasi Resonant flyback; Available online





**Revision history** 

# **Revision history**

| Document<br>revision | Date       | Description of changes |
|----------------------|------------|------------------------|
| V 1.0                | 2024-11-13 | Initial release        |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2024-11-13 Published by

Infineon Technologies AG 81726 Munich, Germany

© 2024 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document? Email: erratum@infineon.com

Document reference DG040408

#### Important notice

The information contained in this application note is given as a hint for the implementation of the product only and shall in no event be regarded as a description or warranty of a certain functionality, condition or quality of the product. Before implementation of the product, the recipient of this application note must verify any function and other technical information given herein in the real application. Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind (including without limitation warranties of non-infringement of intellectual property rights of any third party) with respect to any and all information given in this application note.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

#### Warnings

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.