



NOMINAL SIZE =

1.37 in x 0.62 in (34.8 mm x 15.75 mm)

#### **Features**

- Up to 12-A Output Current
- 12-V Input Voltage
- Wide-Output Voltage Adjust (1.2 V to 5.5 V)/(0.8 V to 1.8 V)
- Efficiencies up to 94 %
- 200 W/in<sup>3</sup> Power Density
- On/Off Inhibit
- Output Voltage Sense
- Pre-Bias Startup
- Under-Voltage Lockout

- Auto-Track<sup>TM</sup> Sequencing
- Margin Up/Down Controls
- Output Over-Current Protection (Non-Latching, Auto-Reset)
- Operating Temp: -40 to +85 °C
- Safety Agency Approvals: UL /cUL 60950, EN60950 VDE (Pending)
- Point of Load Alliance (POLA) Compatible

### **Description**

The PTH12010 series of non-isolated power modules that are small in size but big on performance and flexibility. The high output current, compact footprint, and industry-leading features offers system designers a versatile module for powering complex multi-processor digital systems.

The series employs double-sided surface mount construction and provides high-performance step-down power conversion for up to 12 A of output current. The output voltage of the W-suffix parts can be set to any value over the range, 1.2 V to 5.5 V. The L-suffix devices have an adjustment range of 0.8 V to 1.8 V. The output voltage is set using a single external resistor.

This series includes Auto-Track<sup>TM</sup>

sequencing. Auto-Track simplifies the task of supply voltage sequencing in a power system by enabling modules to track each other, or any external voltage, during power up and power down.

Other operating features include an on/off inhibit, output voltage adjust (trim), margin up/down controls, and the ability to start up into an existing output voltage or prebias. For improved load regulation, an output voltage sense is also provided. A non-latching over-current trip serves as load fault protection.

Target applications include complex multi-voltage, multi-processor systems that incorporate the industry's high-speed DSPs, micro-processors and bus drivers.

### Pin Configuration

| T III V | Julingurauun          |
|---------|-----------------------|
| Pin     | Function              |
| 1       | GND                   |
| 2       | V <sub>in</sub>       |
| 3       | Inhibit *             |
| 4       | V <sub>o</sub> Adjust |
| 5       | V <sub>o</sub> Sense  |
| 6       | V <sub>out</sub>      |
| 7       | GND                   |
| 8       | Track                 |
| 9       | Margin Down *         |
| 10      | Margin Up *           |

\* Denotes negative logic:
Open = Normal operation
Ground = Function active



### **Standard Application**



12-A, 12-V Input Non-Isolated Wide-Output Adjust Power Module

### **Ordering Information**

| Output Voltage (PTH12010□xx) |         | Packag | ge Options (PTH120 | <b>10</b> x (1) |
|------------------------------|---------|--------|--------------------|-----------------|
| Code                         | Voltage | Code   | Description        | Dka             |

| Code | Voltage                | Code | Description       | Pkg Ref. (2) |
|------|------------------------|------|-------------------|--------------|
| W    | 1.2 V – 5.5 V (Adjust) | AH   | Horiz. T/H        | (EUH)        |
| L    | 0.8 V – 1.8 V (Adjust) | AS   | SMD, Standard (3) | (EUJ)        |

Notes: (1) Add "T" to end of part number for tape and reel on SMD packages only.

- (2) Reference the applicable package reference drawing for the dimensions and PC board layout
- (3) "Standard" option specifies 63/37, Sn/Pb pin solder material.

## **Pin Descriptions**

**Vin:** The positive input voltage power node to the module, which is referenced to common *GND*.

**Vout:** The regulated positive power output with respect to the GND node.

**GND:** This is the common ground connection for the *Vin* and *Vout* power connections. It is also the 0 VDC reference for the control inputs.

**Inhibit:** The Inhibit pin is an open-collector/drain negative logic input that is referenced to *GND*. Applying a low-level ground signal to this input disables the module's output and turns off the output voltage. When the *Inhibit* control is active, the input current drawn by the regulator is significantly reduced. If the inhibit feature is not used the control pin should be left open-circuit. The module will then produce an output whenever a valid input source is applied.

**Vo Adjust:** A 1% resistor must be directly connected between this pin and *GND* (pin 1) to set the output voltage of the module higher than its lowest value. The temperature stability of the resistor should be 100 ppm/°C (or better). The set-point range is 1.2 V to 5.5 V for W-suffix devices, and 0.8 V to 1.8 V for L-suffix devices. The resistor value required for a given output voltage may be calculated using a formula. If left open circuit, the output voltage will default to its lowest value. For further information on output voltage adjustment consult the related application note.

The specification table gives the preferred resistor values for a number of standard output voltages.

**Vo Sense:** The sense input allows the regulation circuit to compensate for voltage drop between the module and the load. For optimal voltage accuracy *Vo Sense* should be connected to *Vout*. It can also be left disconnected.

**Track:** This is an analog control input that enables the output voltage to follow an external voltage. This pin becomes active typically 20 ms after the input voltage has been applied, and allows direct control of the output voltage from 0 V up to the nominal set-point voltage. Within this range the output will follow the voltage at the *Track* pin on a volt-for-volt basis. When the control voltage is raised above this range, the module regulates at its set-point voltage. The feature allows the output voltage to rise simultaneously with other modules powered from the same input bus. If unused, this input should be connected to V<sub>in</sub>. *Note*: Due to the under-voltage lockout feature, the output of the module cannot follow its own input voltage during power up. For more information, consult the related application note.

**Margin Down:** When this input is asserted to *GND*, the output voltage is decreased by 5% from the nominal. The input requires an open-collector (open-drain) interface. It is not TTL compatible. A lower percent change can be accommodated with a series resistor. For further information, consult the related application note.

**Margin Up:** When this input is asserted to *GND*, the output voltage is increased by 5%. The input requires an open-collector (open-drain) interface. It is not TTL compatible. The percent change can be reduced with a series resistor. For further information, consult the related application note.

## Environmental & Absolute Maximum Ratings (Voltages are with respect to GND)

| Characteristics             | Symbols            | Conditions                                                 | Min     | Тур | Max            | Units |
|-----------------------------|--------------------|------------------------------------------------------------|---------|-----|----------------|-------|
| Track Input Voltage         | V <sub>track</sub> |                                                            | -0.3    | _   | $V_{in} + 0.3$ | V     |
| Operating Temperature Range | Ta                 | Over V <sub>in</sub> Range                                 | -40 (i) | _   | 85             | °C    |
| Solder Reflow Temperature   | $T_{reflow}$       | Surface temperature of module body or pins                 |         |     | 235 (ii)       | °C    |
| Storage Temperature         | $T_s$              | _                                                          | -40     | _   | 125            | °C    |
| Mechanical Shock            |                    | Per Mil-STD-883D, Method 2002.3<br>1 msec, ½ Sine, mounted | _       | 500 | _              | G's   |
| Mechanical Vibration        |                    | Mil-STD-883D, Method 2007.2<br>20-2000 Hz                  | _       | 20  | _              | G's   |
| Weight                      | _                  |                                                            | _       | 5   | _              | grams |
| Flammability                | _                  | Meets UL 94V-O                                             |         |     |                |       |

Notes: (i) For operation below 0 °C the external capacitors must have stable characteristics. Use either a low-ESR tantalum, Os-Con, or ceramic capacitor.

(ii) During reflow of SMD package version do not elevate peak temperature of the module, pins or internal components above the stated maximum.



### 12-A, 12-V Input Non-Isolated **Wide-Output Adjust Power Module**

 $\textbf{Specifications} \hspace{0.2cm} \text{(Unless otherwise stated, $T_a=25$ °C, $V_{in}=12$ V, $V_{out}=3.3$ V, $C_{in}=560$ $\mu F$, $C_{out}=0$ $\mu F$, and $I_o=I_omax$)}$ 

|                                                                   |                                   |                                                                                                              |                                  | PTH12010W                        |                      |                  |  |
|-------------------------------------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------|----------------------------------|----------------------------------|----------------------|------------------|--|
| Characteristics                                                   | Symbols                           | Conditions                                                                                                   | Min                              | Тур                              | Max                  | Units            |  |
| Output Current                                                    | $I_{o}$                           | 1.2 V ≤ V <sub>o</sub> ≤ 5.5 V 60 °C, 200 LFM airflo<br>25 °C, natural convection                            |                                  | _                                | 12 (1)<br>12 (1)     | A                |  |
| Input Voltage Range                                               | V <sub>in</sub>                   | Over I <sub>o</sub> range                                                                                    | 10.8                             | _                                | 13.2                 | V                |  |
| Set-Point Voltage Tolerance                                       | Votol                             |                                                                                                              | _                                | _                                | ±2 (2)               | $%V_{o}$         |  |
| Temperature Variation                                             | $\Delta \text{Reg}_{\text{temp}}$ | $-40 ^{\circ}\text{C} < \text{T}_a < +85 ^{\circ}\text{C}$                                                   | _                                | ±0.5                             | _                    | $%V_{o}$         |  |
| Line Regulation                                                   | $\Delta \text{Reg}_{\text{line}}$ | Over V <sub>in</sub> range                                                                                   | _                                | ±10                              | _                    | mV               |  |
| Load Regulation                                                   | $\Delta \text{Reg}_{\text{load}}$ | Over I <sub>o</sub> range                                                                                    | _                                | ±12                              | _                    | mV               |  |
| Total Output Variation                                            | $\Delta Reg_{tot}$                | Includes set-point, line, load,<br>-40 °C $\leq$ T <sub>a</sub> $\leq$ +85 °C                                | _                                | _                                | ±3 (2)               | $%V_{o}$         |  |
| Output Voltage Adjust Range                                       | $\Delta V_{adj}$                  | Over V <sub>in</sub> range                                                                                   | 1.2                              | _                                | 5.5                  | V                |  |
| Efficiency                                                        | η                                 | $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                         | 3 V —<br>5 V —<br>8 V —<br>5 V — | 94<br>93<br>91<br>89<br>88<br>86 | _<br>_<br>_<br>_     | %                |  |
| V <sub>o</sub> Ripple (pk-pk)                                     | V <sub>r</sub>                    | 20 MHz bandwidth V <sub>0</sub> ≤2.5                                                                         |                                  | 25                               | _                    | mVpp             |  |
| 0 11 4 1 /                                                        |                                   | $\frac{\sigma}{V_0 > 2.5}$                                                                                   |                                  | 1                                | _                    | % V <sub>0</sub> |  |
| Over-Current Threshold                                            | I <sub>o</sub> trip               | Reset, followed by auto-recovery                                                                             | _                                | 20                               | _                    | A                |  |
| Transient Response                                                | $	au_{ m tr} \ \Delta V_{ m tr}$  | 1 A/ $\mu$ s load step, 50 to 100 % $I_o$ max,<br>$C_{out}$ =330 $\mu$ F Recovery Tin<br>$V_o$ over/undersho |                                  | 70<br>100                        | _                    | μSec<br>mV       |  |
| Margin Up/Down Adjust                                             | V <sub>O</sub> adj                | V <sub>0</sub> OVEI/ under snot                                                                              | ot —                             | ± 5                              |                      | %                |  |
| Margin Input Current (pins 9 /10)                                 | I <sub>II</sub> margin            | Pin to GND                                                                                                   |                                  | -8 (3)                           | _                    | μA               |  |
| Track Input Current (pin 8)                                       | I <sub>II.</sub> track            | Pin to GND                                                                                                   |                                  |                                  | -0.13 (4)            | mA               |  |
| Track Slew Rate Capability                                        | dV <sub>track</sub> /dt           | $C_{\text{out}} \le C_{\text{out}} (\text{max})$                                                             |                                  |                                  | 1                    | V/ms             |  |
| Under-Voltage Lockout                                             | UVLO                              | V <sub>in</sub> increasing<br>V <sub>in</sub> decreasing                                                     | —<br>8.8                         | 9.5                              | 10.4                 | V                |  |
| Inhibit Control (pin3)<br>Input High Voltage<br>Input Low Voltage | $V_{ m IH} \ V_{ m IL}$           | N <sub>in</sub> decreasing  Referenced to GND                                                                | V <sub>in</sub> -0.5             | —<br>—                           | Open (4)<br>0.5      | V                |  |
| Input Low Current                                                 | ${ m I}_{ m IL}$ inhibit          | Pin to GND                                                                                                   | _                                | -0.24                            | _                    | mA               |  |
| Input Standby Current                                             | I <sub>in</sub> inh               | Inhibit (pin 3) to GND, Track (pin 8) open                                                                   | _                                | 10                               | _                    | mA               |  |
| Switching Frequency                                               | $f_{s}$                           | Over V <sub>in</sub> and I <sub>o</sub> ranges                                                               | 300                              | 350                              | 400                  | kHz              |  |
| External Input Capacitance                                        | C <sub>in</sub>                   |                                                                                                              | 560 (5)                          | _                                | _                    | μF               |  |
| External Output Capacitance                                       | C <sub>out</sub>                  | Capacitance value non-ceram ceram                                                                            |                                  | 330 (6)                          | 6,600 <sup>(7)</sup> | μF               |  |
|                                                                   |                                   | Equiv. series resistance (non-ceramic)                                                                       | 4 (8)                            | _                                | _                    | mΩ               |  |
| Reliability                                                       | MTBF                              | Per Bellcore TR-332<br>50 % stress, T <sub>a</sub> =40 °C, ground benign                                     | 6.4                              | _                                | _                    | 106 Hrs          |  |

**Notes:** (1) See SOA curves or consult factory for appropriate derating.

- See SOA curves or consult factory for appropriate derating.
   The set-point voltage tolerance is affected by the tolerance and stability of R<sub>SET</sub>. The stated limit is unconditionally met if R<sub>SET</sub> has a tolerance of 1%, with 100 ppm/°C (or better) temperature stability.
   A small low-leakage (<100 nA) MOSFET is recommended to control this pin. The open-circuit voltage is less than 1 Vdc.</li>
   This control pin has an internal pull-up to the input voltage Vin (7.5 V for pin 8). If it is left open-circuit the module will operate when input power is applied. A small low-leakage (<100 nA) MOSFET is recommended for control. For further information, consult the related application note.</li>
   A 560 µF electrolytic input capacitor is required for proper operation. The capacitor must be rated for a minimum of 800 mA rms of ripple current.
   An external output capacitor is not required for basic operation. Adding 330 µF of distributed capacitance at the load will improve the transient response.
   This is the calculated maximum. The minimum ESR limitation will often result in a lower value. Consult the application notes for further guidance.
   This is the typical ESR for all the electrolytic (non-ceramic) ouput capacitance. Use 7 mΩ as the minimum when using max-ESR values to calculate.

12-A, 12-V Input Non-Isolated Wide-Output Adjust Power Module

SLTS205D - MAY 2003 - REVISED JUNE 2004

## PTH12010W Characteristic Data; V<sub>in</sub> =12 V (See Note A)







## PTH12010W Safe Operating Area; V<sub>in</sub> =12 V (See Note B)







Note A: Characteristic data has been developed from actual products tested at 25°C. This data is considered typical data for the Converter.

Note B: SOA curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to modules soldered directly to a 4 in. × 4 in. double-sided PCB with 1 oz. copper.



## 12-A, 12-V Input Non-Isolated **Wide-Output Adjust Power Module**

 $\textbf{Specifications} \hspace{0.2cm} \text{(Unless otherwise stated, $T_a=25$ °C, $V_{in}=12$ V, $V_{out}=1.8$ V, $C_{in}=560$ $\mu F$, $C_{out}=0$ $\mu F$, and $I_o=I_omax$)}$ 

|                                                                   |                                            |                                                                                                                                                                                                                                                                   |                              | PTH12010L                  |                  |                     |
|-------------------------------------------------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------------------|------------------|---------------------|
| Characteristics                                                   | Symbols                                    | Conditions                                                                                                                                                                                                                                                        | Min                          | Тур                        | Max              | Units               |
| Output Current                                                    | $I_{o}$                                    | $0.8\mathrm{V} \! \leq \! \mathrm{V_o} \! \leq \! 1.8\mathrm{V}$ $60^{\circ}\mathrm{C}, 200\mathrm{LFM}$ airflow $25^{\circ}\mathrm{C},$ natural convection                                                                                                       | 0                            | _                          | 12 (1)<br>12 (1) | A                   |
| Input Voltage Range                                               | $V_{in}$                                   | Over I <sub>o</sub> range                                                                                                                                                                                                                                         | 10.8                         | _                          | 13.2             | V                   |
| Set-Point Voltage Tolerance                                       | $V_{o}$ tol                                |                                                                                                                                                                                                                                                                   | _                            | _                          | ±2 (2)           | $%V_{o}$            |
| Temperature Variation                                             | $\Delta \text{Reg}_{\text{temp}}$          | $-40 ^{\circ}\text{C} < T_a < +85 ^{\circ}\text{C}$                                                                                                                                                                                                               | _                            | ±0.5                       | _                | $%V_{o}$            |
| Line Regulation                                                   | $\Delta \text{Reg}_{\text{line}}$          | Over V <sub>in</sub> range                                                                                                                                                                                                                                        | _                            | ±10                        | _                | mV                  |
| Load Regulation                                                   | $\Delta Reg_{load}$                        | Over I <sub>o</sub> range                                                                                                                                                                                                                                         | _                            | ±12                        | _                | mV                  |
| Total Output Variation                                            | $\Delta \text{Reg}_{\text{tot}}$           | Includes set-point, line, load,<br>-40 °C $\leq$ T <sub>a</sub> $\leq$ +85 °C                                                                                                                                                                                     | _                            | _                          | ±3 (2)           | $%V_{o}$            |
| Output Voltage Adjust Range                                       | $\Delta V_{adj}$                           | Over V <sub>in</sub> range                                                                                                                                                                                                                                        | 0.8                          | _                          | 1.8              | V                   |
| Efficiency                                                        | η                                          | $\begin{array}{cccc} I_{o}\!=\!8A & R_{SET}\!=\!130\Omega & V_{o}\!=\!1.8V \\ R_{SET}\!=\!3.57k\Omega & V_{o}\!=\!1.5V \\ R_{SET}\!=\!12.1k\Omega & V_{o}\!=\!1.2V \\ R_{SET}\!=\!3.2.4k\Omega & V_{o}\!=\!1.0V \\ R_{SET}\!=\!opencctV_{o}\!=\!0.8V \end{array}$ | _                            | 89<br>88<br>86<br>84<br>82 |                  | %                   |
| V <sub>o</sub> Ripple (pk-pk)                                     | $V_r$                                      | 20 MHz bandwidth V <sub>o</sub> ≤1 V                                                                                                                                                                                                                              | _                            | 25                         | _                | mVpp                |
| 0 11 4 1 /                                                        | ·                                          | $\frac{\overline{V_0} > 1 \text{ V}}{\text{V}_0}$                                                                                                                                                                                                                 | _                            | 1                          | _                | % V <sub>0</sub>    |
| Over-Current Threshold                                            | I <sub>o</sub> trip                        | Reset, followed by auto-recovery                                                                                                                                                                                                                                  | _                            | 20                         | _                | A                   |
| Transient Response                                                | $\mathbf{t_{tr}}$ $\Delta V_{\mathrm{tr}}$ | 1 A/ $\mu$ s load step, 50 to 100 % $I_{o}$ max, $C_{out}$ = 330 $\mu$ F Recovery Time $V_{o}$ over/undershoot                                                                                                                                                    | _                            | 70<br>100                  | _                | μSec<br>mV          |
| Margin Up/Down Adjust                                             | Voadi                                      | v <sub>0</sub> over undershoot                                                                                                                                                                                                                                    | _                            | ± 5                        | _                | %                   |
| Margin Input Current (pins 9 /10)                                 | I <sub>II</sub> margin                     | Pin to GND                                                                                                                                                                                                                                                        | _                            | -8 (3)                     | _                | μA                  |
| Track Input Current (pin 8)                                       | I <sub>II.</sub> track                     | Pin to GND                                                                                                                                                                                                                                                        | _                            | _                          | -0.13 (4)        | mA                  |
| Track Slew Rate Capability                                        | dV <sub>track</sub> /dt                    | $C_{\text{out}} \le C_{\text{out}}(\text{max})$                                                                                                                                                                                                                   | _                            | _                          | 1                | V/ms                |
| Under-Voltage Lockout                                             | UVLO                                       | V <sub>in</sub> increasing V <sub>in</sub> decreasing                                                                                                                                                                                                             | —<br>8.8                     | 9.5<br>9                   | 10.4             | V                   |
| Inhibit Control (pin3)<br>Input High Voltage<br>Input Low Voltage | $V_{ m IH} \ V_{ m IL}$                    | Referenced to GND                                                                                                                                                                                                                                                 | V <sub>in</sub> -0.5<br>-0.2 |                            | Open (4)<br>0.5  | V                   |
| Input Low Current                                                 | $ m I_{IL}$ inhibit                        | Pin to GND                                                                                                                                                                                                                                                        | _                            | -0.24                      | _                | mA                  |
| Input Standby Current                                             | I <sub>in</sub> inh                        | Inhibit (pin 3) to GND, Track (pin 8) open                                                                                                                                                                                                                        | _                            | 10                         | _                | mA                  |
| Switching Frequency                                               | $f_{\mathrm{s}}$                           | Over $V_{in}$ and $I_o$ ranges                                                                                                                                                                                                                                    | 200                          | 250                        | 300              | kHz                 |
| External Input Capacitance                                        | C <sub>in</sub>                            |                                                                                                                                                                                                                                                                   | 560 (5)                      | _                          | _                | μF                  |
| External Output Capacitance                                       | $C_{out}$                                  | Capacitance value non-ceramic ceramic                                                                                                                                                                                                                             | 0                            | 330 (6)                    | 6,600 (7)<br>300 | μF                  |
|                                                                   |                                            | Equiv. series resistance (non-ceramic)                                                                                                                                                                                                                            | 4 (8)                        | _                          | _                | $m\Omega$           |
| Reliability                                                       | MTBF                                       | Per Bellcore TR-332<br>50 % stress, T <sub>a</sub> =40 °C, ground benign                                                                                                                                                                                          | 6.4                          | _                          | _                | 10 <sup>6</sup> Hrs |

- Notes: (1) See SOA curves or consult factory for appropriate derating.

  (2) The set-point voltage tolerance is affected by the tolerance and stability of R<sub>SET</sub>. The stated limit is unconditionally met if R<sub>SET</sub> has a tolerance of 1 %, with 100 ppm/°C (or better) temperature stability.
  - (3) A small low-leakage (<100 nA) MOSFET is recommended to control this pin. The open-circuit voltage is less than 1 Vdc.
  - (4) This control pin has an internal pull-up to the input voltage Vin (7.5 V for pin 8). If it is left open-circuit the module will operate when input power is applied. A small low-leakage (<100 nA) MOSFET is recommended for control. For further information, consult the related application note.

  - (5) A 560 µF electrolytic input capacitor is required for proper operation. The capacitor must be rated for a minimum of 800 mA rms of ripple current.
     (6) An external output capacitor is not required for basic operation. Adding 330 µF of distributed capacitance at the load will improve the transient response.
  - (7) This is the calculated maximum. The minimum ESR limitation will often result in a lower value. Consult the application notes for further guidance.
  - (8) This is the typical ESR for all the electrolytic (non-ceramic) ouput capacitance. Use 7  $m\Omega$  as the minimum when using max-ESR values to calculate.

12-A, 12-V Input Non-Isolated Wide-Output Adjust Power Module

SLTS205D - MAY 2003 - REVISED JUNE 2004

## PTH12010L Characteristic Data; $V_{in} = 12 V$ (See Note A)







## PTH12010L Safe Operating Area; V<sub>in</sub> =12 V (See Note B)



Note A: Characteristic data has been developed from actual products tested at 25°C. This data is considered typical data for the Converter.

Note B: SOA curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to modules soldered directly to a 4 in. × 4 in. double-sided PCB with 1 oz. copper.



#### PTH12010 Series

# Capacitor Recommendations for the PTH12010 Series of Power Modules

#### **Input Capacitor**

The recommended input capacitance is determined by the  $560~\mu F$  [1] minimum capacitance and 800~mArms minimum ripple current rating. A  $10-\mu F$  X5R/X7R ceramic capacitor may also be added to reduce the reflected input ripple current. The ceramic capacitor should be located between the input electrolytic and the module.

Ripple current, less than 100 m $\Omega$  equivalent series resistance (ESR) and temperature are major considerations when selecting input capacitors. Unlike polymer-tantalum capacitors, regular tantalum capacitors have a recommended minimum voltage rating of 2 × (max. DC voltage + AC ripple). This is standard practice to ensure reliability. No tantalum capacitors were found with sufficient voltage rating to meet this requirement. At temperatures below 0 °C, the ESR of aluminum electrolytic capacitors increases. For these applications Os-Con, polymer-tantalum, and polymer-aluminum types should be considered.

## **Output Capacitors (Optional)**

For applications with load transients (sudden changes in load current), regulator response will benefit from external output capacitance. The value of 330  $\mu F$  is used to define the transient response specification (see data sheet). For most applications, a high quality computer-grade aluminum electrolytic capacitor is adequate. These capacitors provide decoupling over the frequency range, 2 kHz to 150 kHz, and are suitable for ambient temperatures above 0 °C. Below 0 °C, tantalum, ceramic or Os-Con type capacitors are recommended. When using one or more non-ceramic capacitors, the calculated equivalent ESR should be no lower than 4 m $\Omega$  (7 m $\Omega$  using the manufacturer's maximum ESR for a single capacitor). A list of preferred low-ESR type capacitors are identified in Table 1-1.

In addition to electrolytic capacitance, adding a 10- $\mu$ F X5R/X7R ceramic capacitor to the output will reduce the output ripple voltage and improve the regulator's transient response. The measurement of both the output ripple and transient response is also best achieved across a 10- $\mu$ F ceramic capacitor.

### **Ceramic Capacitors**

Above 150 kHz the performance of aluminum electrolytic capacitors is less effective. Multilayer ceramic capacitors have very low ESR and a resonant frequency higher than the bandwidth of the regulator. They can be used to reduce the reflected ripple current at the input as well as improve the transient response of the output. When used on the output their combined ESR is not critical as long as the total value of ceramic capacitance does not exceed 300  $\mu F$ . Also, to prevent the formation of local resonances, do not place more than five identical ceramic capacitors in parallel with values of 10  $\mu F$  or greater.

#### **Tantalum Capacitors**

Tantalum type capacitors are most suited for use on the output bus, and are recommended for applications where the ambient operating temperature can be less than 0 °C. The AVX TPS, Sprague 593D/594/595 and Kemet T495/T510 capacitor series are suggested over other tantalum types due to their higher rated surge, power dissipation, and ripple current capability. As a caution many general purpose tantalum capacitors have considerably higher ESR, reduced power dissipation and lower ripple current capability. These capacitors are also less reliable as they have lower power dissipation and surge current ratings. Tantalum capacitors that do not have a stated ESR or surge current rating are not recommended for power applications.

When specifying Os-con and polymer tantalum capacitors for the output, the minimum ESR limit will be encountered well before the maximum capacitance value is reached.

### **Capacitor Table**

Table 1-1 identifies the characteristics of capacitors from a number of vendors with acceptable ESR and ripple current (rms) ratings. The recommended number of capacitors required at both the input and output buses is identified for each capacitor type.

This is not an extensive capacitor list. Capacitors from other vendors are available with comparable specifications. Those listed are for guidance. The RMS ripple current rating and ESR (at 100 kHz) are critical parameters necessary to insure both optimum regulator performance and long capacitor life.

### **Designing for Very Fast Load Transients**

The transient response of the DC/DC converter has been characterized using a load transient with a di/dt of 1 A/µs. The typical voltage deviation for this load transient is given in the data sheet specification table using the optional value of output capacitance. As the di/dt of a transient is increased, the response of a converter's regulation circuit ultimately depends on its output capacitor decoupling network. This is an inherent limitation with any DC/DC converter once the speed of the transient exceeds its bandwidth capability. If the target application specifies a higher di/dt or lower voltage deviation, the requirement can only be met with additional output capacitor decoupling. In these cases special attention must be paid to the type, value and ESR of the capacitors selected.

If the transient performance requirements exceed that specified in the data sheet, or the total amount of load capacitance is above 3,000  $\mu$ F, the selection of output capacitors becomes more important.



### PTH12010 Series

Table 1-1: Input/Output Capacitors

| Capacitor Vendor, Type/<br>Series, (Style)                                                                              |                                | Capacitor Characteristics |                                          |                                           |                                        | Qua                                      | ntity                     |                                                                            |  |
|-------------------------------------------------------------------------------------------------------------------------|--------------------------------|---------------------------|------------------------------------------|-------------------------------------------|----------------------------------------|------------------------------------------|---------------------------|----------------------------------------------------------------------------|--|
|                                                                                                                         | Working<br>Voltage             | Value (μF)                | Max. ESR<br>at 100 kHz                   | Max. Ripple<br>Current at 85 °C<br>(Irms) | Physical Size<br>(mm)                  | Input<br>Bus                             | Optional<br>Output<br>Bus | Vendor Part Number                                                         |  |
| Panasonic, Aluminum<br>FC, (Radial)<br>FK, (SMD)                                                                        | 25 V<br>25 V<br>35 V           | 560<br>1000<br>680        | 0.065 Ω<br>0.060 Ω<br>0.060 Ω            | 1205 mA<br>1100 mA<br>1100 mA             | 12.5×15<br>12.5×13.5<br>12.5×13.5      | 1<br>1<br>1                              | 1<br>1<br>1               | EEUFC1E561S<br>EEVFK1E102Q<br>EEVFK1V681Q                                  |  |
| United Chemi-Con<br>FX, Os-con (SMD)<br>LXZ, Aluminum (Radial)<br>PS, Poly-Aluminum (Radial)<br>PXA, Poly-Aluminum (SMD | 16 V<br>16 V<br>16 V<br>16 V   | 330<br>330<br>680<br>330  | 0.018 Ω<br>0.014 Ω<br>0.068 Ω<br>0.014 Ω | 4500 mA<br>5050 mA<br>1050 mA<br>5050 mA  | 10×10.5<br>10×12.5<br>10×16<br>10x12.2 | 2<br>2<br>1<br>2                         | ≤3<br>≤2<br>1<br>≤2       | 16FX330M<br>16PS330MJ12<br>LXZ16VB681M10X16LL<br>PXA16VC331MJ12            |  |
| Nichicon, Aluminum<br>PM, (Radial)<br>HD, (Radial)                                                                      | 25 V<br>16 V<br>35 V           | 560<br>680<br>560         | 0.060 Ω<br>0.038 Ω<br>0.048 Ω            | 1060 mA<br>1430 mA<br>1360 mA             | 12.5×15<br>10×16<br>16×15              | 1<br>1<br>1                              | 1<br>1<br>1               | UPM1E561MHH6<br>UHD1C681MHR<br>UPM1V561MHH6                                |  |
| Panasonic, Poly-Aluminum:<br>WA, (SMD)<br>S/SE, (SMD)                                                                   | 16 V<br>6.3 V                  | 330<br>180                | 0.022 Ω<br>0.005 Ω                       | 4100 mA<br>4000 mA                        | 10×10.2<br>7.3×4.3×4.2                 | 2<br>N/R <sup>[2]</sup>                  | ≤3<br>≤1 [3]              | EEFWA1C331P<br>EEFSE0J181R (V₀≤5.1V)                                       |  |
| Sanyo<br>TPE Poscap (SMD)<br>SP, Os-Con (Radial)<br>SVP, Os-Con (SMD)                                                   | 10 V<br>16 V<br>16 V           | 330<br>270<br>330         | 0.025 Ω<br>0.018 Ω<br>0.016 Ω            | 3000 mA<br>>3500 mA<br>4700 mA            | 7.3L ×5.7W<br>10×10.5<br>11×12         | N/R [2]<br>2 [1]<br>2                    | ≤4<br>≤3<br>≤3            | 10TPE330M<br>16SP270M<br>16SVP330M                                         |  |
| AVX, Tantalum Series III<br>TPS (SMD)                                                                                   | 10 V<br>10 V                   | 470<br>330                | 0.045 Ω<br>0.045 Ω                       | >1723 mA<br>>1723 mA                      | 7.3L<br>×5.7W<br>×4.1H                 | N/R <sup>[2]</sup><br>N/R <sup>[2]</sup> | ≤5 [3]<br>≤5 [3]          | TPSE477M010R0045 ( $V_o \le 5.1V$ )<br>TPSE337M010R0045 ( $V_o \le 5.1V$ ) |  |
| Kemet<br>T520, Poly-Tantalum (SMD)<br>T530, Poly-Tant/Organic                                                           | 10 V<br>10 V<br>6.3 V          | 330<br>330<br>470         | 0.040 Ω<br>0.015 Ω<br>0.012 Ω            | 1800 mA<br>>3800 mA<br>4200 mA            | 4.3W<br>×7.3L<br>×4.0H                 | N/R [2]<br>N/R [2]<br>N/R [2]            | ≤5<br>≤2<br>≤2 [3]        | T520X337M010AS<br>T530X337M010AS<br>T530X477M006AS (V₀≤5.1V)               |  |
| Vishay-Sprague<br>595D, Tantalum (SMD)<br>94SP, Os-con (Radial)                                                         | 10 V<br>16 V                   | 470<br>270                | 0.100 Ω<br>0.018 Ω                       | 1440 mA<br>4200 mA                        | 7.2L×6W<br>×4.1H<br>10x10.5            | N/R <sup>[2]</sup><br>2 <sup>[1]</sup>   | ≤5 <sup>[3]</sup><br>≤3   | 595D477X0010R2T ( <b>V</b> <sub>o</sub> ≤ <b>5.1V</b> )<br>94SP277X0016FBP |  |
| Kemet, Ceramic X5R (SMD)                                                                                                | 16 V<br>6.3 V                  | 10<br>47                  | 0.002 Ω<br>0.002 Ω                       | _                                         | 1210 case<br>3225 mm                   | 1 <sup>[4]</sup><br>N/R <sup>[2]</sup>   | ≤5<br>≤5                  | C1210C106M4PAC<br>C1210C476K9PAC                                           |  |
| Murata, Ceramic X5R (SMD)                                                                                               | 6.3 V<br>6.3 V<br>16 V<br>16 V | 100<br>47<br>22<br>10     | 0.002 Ω                                  | _                                         | 1210 case<br>3225 mm                   | N/R [2]<br>N/R [2]<br>1 [4]<br>1 [4]     | ≤3<br>≤5<br>≤5<br>≤5      | GRM32ER60J107M<br>GRM32ER60J476M<br>GRM32ER61C226K<br>GRM32DR61C106K       |  |
| TDK, Ceramic X5R (SMD)                                                                                                  | 6.3 V<br>6.3 V<br>16 V<br>16 V | 100<br>47<br>22<br>10     | 0.002 Ω                                  | _                                         | 1210 case<br>3225 mm                   | N/R [2]<br>N/R [2]<br>1 [4]<br>1 [4]     | ≤3<br>≤5<br>≤5<br>≤5      | C3225X5R0J107MT<br>C3225X5R0J476MT<br>C3225X5R1C226MT<br>C3225X5R1C106MT   |  |

 <sup>[1]</sup> A total capacitance of 540 µF is acceptable based on the combined ripple current rating.
 [2] N/R -Not recommended. The capacitor voltage rating does not meet the minimum derated operating limits.
 [3] The voltage rating of this capacitor only allows it to be used for output voltages that are equal to or less than 5.1 V.
 [4] A ceramic capacitor may be used to complement electrolytic types at the input to further reduce high-frequency ripple current.

#### PTH12010 Series

## Adjusting the Output Voltage of the PTH12010x Series of Wide-Output Adjust Power Modules

The  $V_o$  Adjust control (pin 4) sets the output voltage of the PTH12010 product. The adjustment range is from 1.2 V to 5.5 V for the W-suffix modules, and 0.8 V to 1.8 V for L-suffix modules. The adjustment method requires the addition of a single external resistor,  $R_{\rm set}$ , that must be connected directly between the  $V_o$  Adjust and GND pins 1. Table 2-1 gives the preferred value of the external resistor for a number of standard voltages, along with the actual output voltage that this resistance value provides. Figure 2-1 shows the placement of the required resistor.

Table 2-1; Preferred Values of R<sub>set</sub> for Standard Output Voltages

|                          | PTH120             | )10W         | PTH12            | 010L                      |
|--------------------------|--------------------|--------------|------------------|---------------------------|
| V <sub>out</sub> (Req'd) | R <sub>set</sub> V | out (Actual) | R <sub>set</sub> | V <sub>out</sub> (Actual) |
| 5 V                      | 280 Ω              | 5.009 V      | N/A              | N/A                       |
| 3.3 V                    | 2.0 kΩ             | 3.294 V      | N/A              | N/A                       |
| 2.5 V                    | 4.32 kΩ            | 2.503 V      | N/A              | N/A                       |
| 2 V                      | 8.06 kΩ            | 2.010 V      | N/A              | N/A                       |
| 1.8 V                    | 11.5 kΩ            | 1.801 V      | 130 Ω            | 1.800 V                   |
| 1.5 V                    | 24.3 kΩ            | 1.506 V      | 3.57 kΩ          | 1.499 V                   |
| 1.2 V                    | Open               | 1.200 V      | 12.1 kΩ          | 1.201 V                   |
| 1.1 V                    | N/A                | N/A          | 18.7 kΩ          | 1.101 V                   |
| 1.0 V                    | N/A                | N/A          | 32.4 kΩ          | 0.999 V                   |
| 0.9 V                    | N/A                | N/A          | 71.5 kΩ          | 0.901 V                   |
| 0.8 V                    | N/A                | N/A          | Open             | 0.800 V                   |

For other output voltages the value of the required resistor can either be calculated, or simply selected from the range of values given in Table 2-3. The following formula may be used for calculating the adjust resistor value. Select the appropriate value for the parameters,  $R_{\text{s}}$  and  $V_{\text{min}}$ , from Table 2.2.

$$R_{set} = 10 \text{ k}\Omega \cdot \frac{0.8 \text{ V}}{V_{out} - V_{min}} - R_s \quad \text{k}\Omega$$

Table 2.2; Adjust Formula Parameters

| Pt. No.          | PTH12010W | PTH12010L               |
|------------------|-----------|-------------------------|
| V <sub>min</sub> | 1.2 V     | 0.8 V                   |
| V <sub>max</sub> | 5.5 V     | 1.8 V                   |
| Rs               | 1.82 kΩ   | $7.87~\mathrm{k}\Omega$ |

Figure 2-1; Vo Adjust Resistor Placement



### Notes:

- 1. A 0.05 W rated resistor may be used. The tolerance should be 1 %, with temperature stability of 100 ppm/°C (or better). Place the resistor as close to the regulator as possible. Connect the resistor directly between pins 4 and 7 using dedicated PCB traces.
- Never connect capacitors from V<sub>o</sub> Adjust to either GND or V<sub>out</sub>. Any capacitance added to the V<sub>o</sub> Adjust pin will affect the stability of the regulator.



## \_ PTH12010 Series

Table 2-3; Output Voltage Set-Point Resistor Values

|                  | PTH:                     |                  | PTI              | 112010L          |                          |
|------------------|--------------------------|------------------|------------------|------------------|--------------------------|
| V <sub>OUT</sub> | R <sub>SET</sub>         | V <sub>OUT</sub> | R <sub>SET</sub> | V <sub>OUT</sub> | R <sub>SET</sub>         |
| 1.200            | Open                     | 2.70             | 3.51 kΩ          | 0.800            | Open                     |
| 1.225            | 318.0 kΩ                 | 2.75             | 3.34 kΩ          | 0.825            | 312.0 kΩ                 |
| 1.250            | 158.0 kΩ                 | 2.80             | 3.18 kΩ          | 0.850            | 152.0 kΩ                 |
| 1.275            | 105.0 kΩ                 | 2.85             | 3.03 kΩ          | 0.875            | 98.8 kΩ                  |
| 1.300            | 78.2 kΩ                  | 2.90             | 2.89 kΩ          | 0.900            | 72.1 kΩ                  |
| 1.325            | 62.2 kΩ                  | 2.95             | 2.75 kΩ          | 0.925            | 56.1 kΩ                  |
| 1.350            | 51.5 kΩ                  | 3.00             | 2.62 kΩ          | 0.950            | 45.5 kΩ                  |
| 1.375            | 43.9 kΩ                  | 3.05             | 2.50 kΩ          | 0.975            | 37.8 kΩ                  |
| 1.400            | 38.2 kΩ                  | 3.10             | 2.39 kΩ          | 1.000            | 32.1 kΩ                  |
| 1.425            | 33.7 kΩ                  | 3.15             | 2.28 kΩ          | 1.025            | 27.7 kΩ                  |
| 1.450            | 30.2 kΩ                  | 3.20             | 2.18 kΩ          | 1.050            | 24.1 kΩ                  |
| 1.475            | 27.3 kΩ                  | 3.25             | 2.08 kΩ          | 1.075            | 21.2 kΩ                  |
| 1.50             | 24.8 kΩ                  | 3.30             | 1.99 kΩ          | 1.100            | 18.8 kΩ                  |
| 1.55             | 21.0 kΩ                  | 3.35             | 1.90 kΩ          | 1.125            | 16.7 kΩ                  |
| 1.60             | 18.2 kΩ                  | 3.40             | 1.82 kΩ          | 1.150            | 15.0 kΩ                  |
| 1.65             | 16.0 kΩ                  | 3.50             | 1.66 kΩ          | 1.175            | 13.5 kΩ                  |
| 1.70             | 14.2 kΩ                  | 3.60             | 1.51 kΩ          | 1.200            | 12.1 kΩ                  |
| 1.75             | 12.7 kΩ                  | 3.70             | 1.38 kΩ          | 1.225            | 11.0 kΩ                  |
| 1.80             | 11.5 kΩ                  | 3.80             | 1.26 kΩ          | 1.250            | 9.91 kΩ                  |
| 1.85             | 10.5 kΩ                  | 3.90             | 1.14 kΩ          | 1.275            | 8.97 kΩ                  |
| 1.90             | 9.61 kΩ                  | 4.00             | 1.04 kΩ          | 1.300            | 8.13 kΩ                  |
| 1.95             | 8.85 kΩ                  | 4.10             | 939 Ω            | 1.325            | 7.37 kΩ                  |
| 2.00             | 8.18 kΩ                  | 4.20             | 847 Ω            | 1.350            | $6.68  \mathrm{k}\Omega$ |
| 2.05             | 7.59 kΩ                  | 4.30             | 761 Ω            | 1.375            | 6.04 kΩ                  |
| 2.10             | $7.07~\mathrm{k}\Omega$  | 4.40             | 680 Ω            | 1.400            | $5.46 \mathrm{k}\Omega$  |
| 2.15             | $6.60~\mathrm{k}\Omega$  | 4.50             | 604 Ω            | 1.425            | 4.93 kΩ                  |
| 2.20             | $6.18\mathrm{k}\Omega$   | 4.60             | 533 Ω            | 1.450            | $4.44~\mathrm{k}\Omega$  |
| 2.25             | $5.80~\mathrm{k}\Omega$  | 4.70             | $466\Omega$      | 1.475            | $3.98 \mathrm{k}\Omega$  |
| 2.30             | 5.45 kΩ                  | 4.80             | 402 Ω            | 1.50             | $3.56\mathrm{k}\Omega$   |
| 2.35             | $5.14\mathrm{k}\Omega$   | 4.90             | 342 Ω            | 1.55             | 2.8 kΩ                   |
| 2.40             | $4.85~\mathrm{k}\Omega$  | 5.00             | 285 Ω            | 1.60             | 2.13 kΩ                  |
| 2.45             | $4.58  \mathrm{k}\Omega$ | 5.10             | 231 Ω            | 1.65             | $1.54\mathrm{k}\Omega$   |
| 2.50             | 4.33 kΩ                  | 5.20             | 180 Ω            | 1.70             | 1.02 kΩ                  |
| 2.55             | 4.11 kΩ                  | 5.30             | 131 Ω            | 1.75             | 551 Ω                    |
| 2.60             | $3.89\mathrm{k}\Omega$   | 5.40             | 85 Ω             | 1.80             | 130 Ω                    |
| 2.65             | $3.70~\mathrm{k}\Omega$  | 5.50             | 41 Ω             |                  |                          |
|                  |                          |                  |                  |                  |                          |

# Features of the PTH Family of Non-Isolated Wide Output Adjust Power Modules

### POLA™ Compatibility

The PTH/PTV family of non-isolated, wide-output adjustable power modules from Texas Instruments are optimized for applications that require a flexible, high performance module that is small in size. Each of these products are POLA<sup>TM</sup> compatible. POLA-compatible products are produced by a number of manufacturers, and offer customers advanced, non-isolated modules with the same footprint and form factor. POLA parts are also assured to be interoperable, thereby providing customers with true second-source availability.

From the basic, "Just Plug it In" functionality of the 6-A modules, to the 30-A rated feature-rich PTHxx030, these products were designed to be very flexible, yet simple to use. The features vary with each product. Table 3-1 provides a quick reference to the features by product series and input bus voltage.

Table 3-1; Operating Features by Series and Input Bus Voltage

|                 |             |                  |               | On/Off Inhibit | Over-Current | Pre-Bias Startup | Auto-Track™ | Margin Up/Down | Output Sense | Thermal Shutdown |
|-----------------|-------------|------------------|---------------|----------------|--------------|------------------|-------------|----------------|--------------|------------------|
| Series          | Input Bus   | I <sub>OUT</sub> | Adjust (Trim) | /uO            | Ove          | Pre              | Aute        | Mar            | Out          | The              |
|                 | 3.3 V       | 6 A              | •             | •              | •            | •                | •           |                |              |                  |
| PTHxx050        | 5 V         | 6 A              | •             | •              | •            | •                | •           |                |              |                  |
|                 | 12 V        | 6 A              | •             | •              | •            | •                | •           |                |              |                  |
| PTHxx060        | 3.3 V / 5 V | 10 A             | •             | •              | •            | •                | •           | •              | •            |                  |
| 1 1110000       | 12 V        | 8 A              | •             | •              | •            | •                | •           | •              | •            |                  |
| PTHxx010        | 3.3 V / 5 V | 15 A             | •             | •              | •            | •                | •           | •              | •            |                  |
| 1 1110010       | 12 V        | 12 A             | •             | •              | •            | •                | •           | •              | •            |                  |
| PTVxx010        | 5 V         | 8 A              | •             | •              | •            | •                | •           |                | •            |                  |
| 1 1 7 7 7 0 1 0 | 12 V        | 8 A              | •             | •              | •            | •                | •           |                | •            |                  |
| PTHxx020        | 3.3 V / 5 V | 22 A             | •             | •              | •            | •                | •           | •              | •            | •                |
| FIHXXUZU        | 12 V        | 18 A             | •             | •              | •            | •                | •           | •              | •            | •                |
| PTVxx020        | 5 V         | 18 A             | •             | •              | •            | •                | •           |                | •            | •                |
| 1 1 7 7 7 0 2 0 | 12 V        | 16 A             | •             | •              | •            | •                | •           |                | •            | •                |
| PTHxx030        | 3.3 V / 5 V | 30 A             | •             | •              | •            | •                | •           | •              | •            | •                |
| 1 1110000       | 12 V        | 26 A             | •             | •              | •            | •                | •           | •              | •            | •                |

For simple point-of-use applications, the PTH12050 (6 A) provides operating features such as an on/off inhibit, output voltage trim, pre-bias start-up and over-current protection. The PTH12060 (10 A), and PTH12010 (12 A) include an output voltage sense, and margin up/down controls. Then the higher output current, PTH12020 (18 A) and PTH12030 (26 A) products incorporate over-temperature shutdown protection.

The PTV12010 and PTV12020 are similar parts offered in a vertical, single in-line pin (SIP) profile, at slightly lower current ratings.

All of the products referenced in Table 3-1 include Auto-Track<sup>TM</sup>. This feature was specifically designed to simplify the task of sequencing the supply voltages in a power system. This and other features are described in the following sections.

### Soft-Start Power Up

The Auto-Track feature allows the power-up of multiple PTH modules to be directly controlled from the Track pin. However in a stand-alone configuration, or when the Auto-Track feature is not being used, the Track pin should be directly connected to the input voltage,  $V_{in}$  (see Figure 3-1).

Figure 3-1



When the *Track* pin is connected to the input voltage the Auto-Track function is permanently disengaged. This allows the module to power up entirely under the control of its internal soft-start circuitry. When power up is under soft-start control, the output voltage rises to the set-point at a quicker and more linear rate.

Figure 3-2



From the moment a valid input voltage is applied, the soft-start control introduces a short time delay (typically 8 ms-15 ms) before allowing the output voltage to rise. The output then progressively rises to the module's set-point voltage. Figure 3-2 shows the soft-start power-up characteristic of the 18-A output product (PTH12020W), operating from a 12-V input bus and configured for a 3.3-V output. The waveforms were measured with a 5-A resistive load and the Auto-Track feature disabled. The initial rise in input current when the input voltage first starts to rise is the charge current drawn by the input capacitors. Power-up is complete within 25 ms.

### **Over-Current Protection**

For protection against load faults, all modules incorporate output over-current protection. Applying a load that exceeds the regulator's over-current threshold will cause the regulated output to shut down. Following shutdown a module will periodically attempt to recover by initiating a soft-start power-up. This is described as a "hiccup" mode of operation, whereby the module continues in a cycle of successive shutdown and power up until the load fault is removed. During this period, the average current flowing into the fault is significantly reduced. Once the fault is removed, the module automatically recovers and returns to normal operation.

## **Over-Temperature Protection (OTP)**

The PTH12020W and PTH12030W products have overtemperature protection. These products have an on-board temperature sensor that protects the module's internal circuitry against excessively high temperatures. A rise in the internal temperature may be the result of a drop in airflow, or a high ambient temperature. If the internal temperature exceeds the OTP threshold, the module's *Inhibit* control is internally pulled low. This turns the output off. The output voltage will drop as the external output capacitors are discharged by the load circuit. The recovery is automatic, and begins with a soft-start power up. It occurs when the the sensed temperature decreases by about 10 °C below the trip point.

Note: The over-temperature protection is a last resort mechanism to prevent thermal stress to the regulator. Operation at or close to the thermal shutdown temperature is not recommended and will reduce the long-term reliability of the module. Always operate the regulator within the specified Safe Operating Area (SOA) limits for the worst-case conditions of ambient temperature and airflow.

### **Output On/Off Inhibit**

For applications requiring output voltage on/off control, each series of the PTH family incorporates an output *Inbibit* control pin. The inhibit feature can be used wherever there is a requirement for the output voltage from the regulator to be turned off.

The power modules function normally when the *Inhibit* pin is left open-circuit, providing a regulated output whenever a valid source voltage is connected to  $V_{in}$  with respect to GND.

Figure 3-3 shows the typical application of the inhibit function. Note the discrete transistor  $(Q_1)$ . The *Inhibit* input has its own internal pull-up to a potential of 5 V to 13.2 V (see footnotes to specification table). The input is not compatible with TTL logic devices. An open-collector (or open-drain) discrete transistor is recommended for control.

Figure 3-3



Turning  $Q_1$  on applies a low voltage to the *Inhibit* control pin and disables the output of the module. If  $Q_1$  is then turned off, the module will execute a soft-start power-up sequence. A regulated output voltage is produced within 25 msec. Figure 3-4 shows the typical rise in both the output voltage and input current, following the turn-off of  $Q_1$ . The turn off of  $Q_1$  corresponds to the rise in the waveform,  $Q_1$   $V_{ds}$ . The waveforms were measured with a 5-A constant current load.

Figure 3-4



### **Auto-Track<sup>™</sup> Function**

The Auto-Track function is unique to the PTH/PTV family, and is available with all POLA products. Auto-Track was designed to simplify the amount of circuitry required to make the output voltage from each module power up and power down in sequence. The sequencing of two or more supply voltages during power up is a common requirement for complex mixed-signal applications, that use dual-voltage VLSI ICs such as DSPs, micro-processors, and ASICs.

## How Auto-Track Works

Auto-Track works by forcing the module's output voltage to follow a voltage presented at the *Track* control pin. This control range is limited to between 0 V and the module's set-point voltage. Once the track-pin voltage is raised above the set-point voltage, the module's output remains at its set-point <sup>1</sup>. As an example, if the Track pin of a 2.5-V regulator is at 1 V, the regulated output will be 1 V. But if the voltage at the Track pin rises to 3 V, the regulated output will not go higher than 2.5 V.

When under track control, the regulated output from the module follows the voltage at its Track pin on a volt-for-volt basis. By connecting the Track pin of a number of these modules together, the output voltages will follow a common signal during power-up and power-down. The control signal can be an externally generated master ramp waveform, or the output voltage from another power supply circuit <sup>3</sup>. For convenience the Track control incorporates an internal RC charge circuit. This operates off the module's input voltage to produce a suitable rising waveform at power up.

## **Typical Application**

The basic implementation of Auto-Track allows for simultaneous voltage sequencing of a number of Auto-Track compliant modules. Connecting the Track control pins of two or more modules forces the Track control of all modules to follow the same collective RC ramp waveform, and allows them to be controlled through a single transistor or switch; Q<sub>1</sub> in Figure 3-5.

To initiate a power-up sequence, it is recommended that the Track control be first pulled to ground potential. This should be done at or before input power is applied to the modules, and then held for at least 10 ms thereafter. This brief period gives the modules time to complete their internal soft-start initialization. Applying a logic-level high signal to the circuit's On/Off Control turns  $Q_1$  on and applies a ground signal to the Track pins. After completing their internal soft-start intialization, the output of all modules will remain at zero volts while  $Q_1$  is on.

10 ms after a valid input voltage has been applied to the modules,  $Q_1$  may be turned off. This allows the track control voltage to automatically rise toward to the modules' input voltage. During this period the output voltage of each module will rise in unison with other modules, to its respective set-point voltage.

Figure 3-6 shows the output voltage waveforms from the circuit of Figure 3-5 after the On/Off Control is set from a high to a low-level voltage. The waveforms,  $V_{01}$  and  $V_{02}$  represent the output voltages from the two power modules,  $U_1$  (3.3 V) and  $U_2$  (2 V) respectively.  $V_{01}$  and  $V_{02}$  are shown rising together to produce the desired simultaneous power-up characteristic.

The same circuit also provides a power-down sequence. Power down is the reverse of power up, and is accomplished by lowering the track control voltage back to zero volts. The important constraint is that a valid input voltage must be maintained until the power down is complete. It also requires that  $Q_1$  be turned off relatively slowly. This is so that the Track control voltage does not fall faster than Auto-Track's slew rate capability, which is 1 V/ms. The components  $R_1$  and  $C_1$  in Figure 3-5 limit the rate at which  $Q_1$  can pull down the Track control voltage. The values of 100 k-ohm and 0.1  $\mu$ F correlate to a decay rate of about 0.17 V/ms.

The power-down sequence is initiated with a low-to-high transition at the On/Off Control input to the circuit. Figure 3-7 shows the power-down waveforms. As the Track control voltage falls below the nominal set-point voltage of each power module, then its output voltage decays with all the other modules under Auto-Track control.

## Notes on Use of Auto-Track<sup>TM</sup>

- 1. The Track pin voltage must be allowed to rise above the module's set-point voltage before the module can regulate at its adjusted set-point voltage.
- 2. The Auto-Track function will track almost any voltage ramp during power up, and is compatible with ramp speeds of up to 1 V/ms.
- 3. The absloute maximum voltage that may be applied to the Track pin is the input voltage  $V_{\rm in}$ .
- 4. The module will not follow a voltage at its Track control input until it has completed its soft-start initialization. This takes about 10 ms from the time that the module has sensed that a valid voltage has been applied its input. During this period, it is recommended that the Track pin be held at ground potential.
- 5. The module is capable of both sinking and sourcing current when following a voltage at its Track pin. Therefore startup into an output prebias cannot be supported when a module is under Auto-Track control. Note: A pre-bias holdoff is not necessary when all supply voltages rise simultaneously under the control of Auto-Track.
- 6. The Auto-Track function can be disabled by connecting the Track pin to the input voltage  $(V_{in})$ . When Auto-Track is disabled, the output voltage will rise at a quicker and more linear rate after input power is applied.



Figure 3-5; Sequenced Power Up & Power Down Using Auto-Track



Figure 3-6; Simultaneous Power Up with Auto-Track Control

Figure 3-7; Simultaneous Power Down with Auto-Track Control





### **Margin Up/Down Controls**

The PTH12060, PTH12010, PTH12020, and PTH12030 products incorporate  $Margin\ Up$  and  $Margin\ Down$  control inputs. These controls allow the output voltage to be momentarily adjusted <sup>1</sup>, either up or down, by a nominal 5%. This provides a convenient method for dynamically testing the operation of the load circuit over its supply margin or range. It can also be used to verify the function of supply voltage supervisors. The  $\pm 5\%$  change is applied to the adjusted output voltage, as set by the external resistor,  $R_{\rm set}$  at the  $V_0\ Adjust$  pin.

The 5 % adjustment is made by pulling the appropriate margin control input directly to the *GND* terminal <sup>2</sup>. A low-leakage open-drain device, such as an n-channel MOSFET or p-channel JFET is recommended for this purpose <sup>3</sup>. Adjustments of less than 5 % can also be accommodated by adding series resistors to the control inputs. The value of the resistor can be selected from Table 3-2, or calculated using the following formula.

## Up/Down Adjust Resistance Calculation

To reduce the margin adjustment to a value less than 5%, series resistors are required (See  $R_D$  and  $R_U$  in Figure 3-8). For the same amount of adjustment, the resistor value calculated for  $R_U$  and  $R_D$  will be the same. The formula is as follows.

$$R_U \text{ or } R_D = \frac{499}{\Delta\%} - 99.8 \quad k\Omega$$

Where  $\Delta$ % = The desired amount of margin adjust in percent.

#### Notes:

- 1. The *Margin Up\** and *Margin Dn\** controls were not intended to be activated simultaneously. If they are their affects on the output voltage may not completely cancel, resulting in the possibility of a slightly higher error in the output voltage set point.
- 2. The ground reference should be a direct connection to the module GND at pin 7 (pin 1 for the PTHxx050). This will produce a more accurate adjustment at the load circuit terminals. The transistors Q<sub>1</sub> and Q<sub>2</sub> should be located close to the regulator.
- 3. The Margin Up and Margin Dn control inputs are not compatible with devices that source voltage. This includes TTL logic. These are analog inputs and should only be controlled with a true open-drain device (preferably a discrete MOSFET transistor). The device selected should have low off-state leakage current. Each input sources 8 μA when grounded, and has an open-circuit voltage of 0.8 V.

Table 3-2: Margin Up/Down Resistor Values

| % Adjust | $R_U/R_D$                |  |
|----------|--------------------------|--|
| 5        | $0.0~\mathrm{k}\Omega$   |  |
| 4        | $24.9 \text{ k}\Omega$   |  |
| 3        | 66.5 kΩ                  |  |
| 2        | $150.0 \mathrm{k}\Omega$ |  |
| 1        | 397.0 kΩ                 |  |

Figure 3-8; Margin Up/Down Application Schematic



### **Pre-Bias Startup Capability**

The capability to start up into an output pre-bias condition is now available to all the 12-V input, PTH series of power modules. (Note that this is a feature enhancement for the many of the W-suffix products) <sup>1</sup>.

A pre-bias startup condition occurs as a result of an external voltage being present at the output of a power module prior to its output becoming active. This often occurs in complex digital systems when current from another power source is backfed through a dual-supply logic component, such as an FPGA or ASIC. Another path might be via clamp diodes, sometimes used as part of a dual-supply power-up sequencing arrangement. A prebias can cause problems with power modules that incorporate synchronous rectifiers. This is because under most operating conditions, such modules can sink as well as source output current. The 12-V input PTH modules all incorporate synchronous rectifiers, but will not sink current during startup, or whenever the Inhibit pin is held low. Startup includes an initial delay (approx. 8 - 15 ms), followed by the rise of the output voltage under the control of the module's internal soft-start mechanism; see Figure 3-9.

### **Conditions for Pre-Bias Holdoff**

In order for the module to allow an output pre-bias voltage to exist (and not sink current), certain conditions must be maintained. The module holds off a pre-bias voltage when the *Inhibit* pin is held low, and whenver the output is allowed to rise under soft-start control. Power up under

soft-start control occurs upon the removal of the ground signal to the *Inhibit* pin (with input voltage applied), or when input power is applied with Auto-Track disabled <sup>2</sup>. To further ensure that the regulator doesn't sink output current, (even with a ground signal applied to its *Inhibit*), the input voltage must always be greater than the applied pre-bias source. This condition must exist throughout the power-up sequence <sup>3</sup>.

The soft-start period is complete when the output begins rising above the pre-bias voltage. Once it is complete the module functions as normal, and will sink current if a voltage higher than the nominal regulation value is applied to its output.

Note: If a pre-bias condition is not present, the soft-start period will be complete when the output voltage has risen to either the set-point voltage, or the voltage applied at the module's Track control pin, whichever is lowest.

## **Demonstration Circuit**

Figure 3-10 shows the startup waveforms for the demonstration circuit shown in Figure 3-11. The initial rise in  $Vo_2$  is the pre-bias voltage, which is passed from the VCCIO to the VCORE voltage rail through the ASIC. Note that the output current from the PTH12010L module ( $Io_2$ ) is negligible until its output voltage rises above the applied pre-bias.

Figure 3-9; PTH12020W Startup



Figure 3-10; Pre-Bias Startup Waveforms



### **Notes**

- 1. Output pre-bias holdoff is an inherent feature to all PTH120x0L and PTV120x0W/L modules. It has now been incorporated into all modules (including W-suffix modules with part numbers of the form PTH120x0W), with a production lot date code of "0423" or later.
- 2. The pre-bias start-up feature is not compatible with Auto-Track. If the rise in the output is limited by the voltage applied to the *Track* control pin, the output will sink current during the period that the track control voltage is below that of the back-feeding source. For this reason, it is recommended that Auto-Track be disabled
- when not being used. This is accomplished by connecting the *Track* pin to the input voltage, Vin. This raises the *Track* pin voltage well above the set-point voltage prior to the module's start up, thereby defeating the Auto-Track feature.
- 3. To further ensure that the regulator's output does not sink current when power is first applied (even with a ground signal applied to the *Inhibit* control pin), the input voltage must always be greater than the applied pre-bias source. This condition must exist throughout the power-up sequence of the power system.

Figure 3-11; Application Circuit Demonstrating Pre-Bias Startup



## **Application Notes**

## PTH Series of Wide-Output Adjust Power Modules (12-V Input)

### **Remote Sense**

Products with this feature incorporate an output voltage sense pin,  $V_o$  Sense. A remote sense improves the load regulation performance of the module by allowing it to compensate for any 'IR' voltage drop between its output and the load. An IR drop is caused by the high output current flowing through the small amount of pin and trace resistance.

To use this feature simply connect the  $V_o$  Sense pin to the  $V_{out}$  node, close to the load circuit (see data sheet standard application). If a sense pin is left open-circuit, an internal low-value resistor (15- $\Omega$  or less) connected between the pin and and the output node, ensures the output remains in regulation.

With the sense pin connected, the difference between the voltage measured directly between the  $V_{out}$  and GND pins, and that measured from  $V_o$  Sense to GND, is the amount of IR drop being compensated by the regulator. This should be limited to a maximum of 0.3 V.

Note: The remote sense feature is not designed to compensate for the forward drop of non-linear or frequency dependent components that may be placed in series with the converter output. Examples include OR-ing diodes, filter inductors, ferrite beads, and fuses. When these components are enclosed by the remote sense connection they are effectively placed inside the regulation control loop, which can adversely affect the stability of the regulator.





NOTES:

- All linear dimensions are in inches (mm).
- B. This drawing is subject to change without notice.
  C. 2 place decimals are ±0.030 (±0,76mm).
  D. 3 place decimals are ±0.010 (±0,25mm).

- E. Recommended keep out area for user components.
- Pins are 0.040" (1,02) diameter with 0.070" (1,78) diameter standoff shoulder.
- G. All pins: Material Copper Alloy Finish Tin (100%) over Nickel plate



## EUJ (R-PDSS-B10)

## DOUBLE SIDED MODULE



NOTES: All linear dimensions are in inches (mm).

- This drawing is subject to change without notice. 2 place decimals are  $\pm 0.030~(\pm 0.76 \text{mm})$ .
- D. 3 place decimals are  $\pm 0.010$  ( $\pm 0.25$ mm).
- E. Recommended keep out area for user components.
- F. Power pin connection should utilize two or more vias to the interior power plane of 0.025 (0,63) I.D. per input, ground and output pin (or the electrical equivalent).
- Paste screen opening: 0.080 (2,03) to 0.085 (2,16). Paste screen thickness: 0.006 (0,15).
- H. Pad type: Solder mask defined.
- I. All pins: Material Copper Alloy

Finish — Tin (100%) over Nickel plate Solder Ball — See product data sheet.

J. Dimension prior to reflow solder.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2004, Texas Instruments Incorporated