SEMICONDUCTORS

3007-1 0

# ZN428E8 / ZN428J8 / ZN428D

# 8-BIT LATCHED INPUT D-A CONVERTER

The ZN428 is a monolithic 8-bit D-A converter with input latches to facilitate updating from a data bus. The latch is transparent when enable is LOW and the data is held when enable is taken HIGH. The ZN428 also contains a 25V reference the use of which is pin optional to retain flexibility. An external fixed or varying reference may therefore be substituted.

#### **FEATURES**

- Contains DAC with Data Latch and On-Chip Reference
- Guaranteed Monotonic over the Full Operating Temperature Range
- Single +5V Supply
- Microprocessor Compatible
- TTL and 5V CMOS Compatible
- 800ns Settling Time
- Complementary to ZN427 A to D Series
- Commercial or Military Temperature Ranges

#### ORDERING INFORMATION

| Device type | Operating temperature | Package |
|-------------|-----------------------|---------|
| ZN428D      | 0°C to +70°C          | MP16    |
| ZN428E8     | 0°C to +70°C          | DP16    |
| ZN428J8     | -55°C to +125°C       | DC16    |



Pin connections - top view



Fig.1 System diagram

## **ZN428**

## **ABSOLUTE MAXIMUM RATINGS**

Supply voltage Vcc

+7.0V

Max voltage, logic and VREF inputs

Operating temperature range

Storage temperature range

Analogue ground to digital ground

+Vcc

0°C to 70°C (ZN428E8. ZN428D)

-55°C to +125°C (ZN428J8)

-55°C to +125°C

±200mV

**ELECTRICAL CHARACTERISTICS** ( $V_{CC} = +5V$ ,  $T_{amb} = 25$  °C unless otherwise specified).

| Parameter                         | Min.      | Тур.       | Max.      | Units    | Conditions                                                          |
|-----------------------------------|-----------|------------|-----------|----------|---------------------------------------------------------------------|
| Internal voltage<br>Reference     |           |            |           |          |                                                                     |
| Output voltage                    | 2.475     | 2.550      | 2.625     | V        | $\begin{cases} R_{REF} = 390\Omega \\ C_{REF} = 1\mu F \end{cases}$ |
| Slope resistance                  |           | 0.5        | 2         | Ω        | $\int C_{REF} = 1 \mu F$                                            |
| V <sub>REF OUT</sub> T.C.         |           | 50         |           | ppm/°C   |                                                                     |
| Reference current                 | 4         |            | 15        | mA       | Note 1                                                              |
| D-A converter Linearity error     |           |            | ± 0.5     | LSB      | 2.0V ≤V <sub>REF IN</sub> ≤3.0V                                     |
| Differential non-linearity        |           | ± 0.5      |           | LSB      |                                                                     |
| Linearity error T.C.              |           | ± 3        |           | ppm/°C   |                                                                     |
| Differential non-linearity T.C.   |           | <u>+</u> 6 |           | ppm/°C   |                                                                     |
| Offset voltage                    |           | 2          | 5         | m∨       | All bits OFF                                                        |
| Offset voltage T.C.               |           | ± 6        |           | μV/°C    |                                                                     |
| Full scale output                 | 2.545     | 2.550      | 2.555     |          | External reference                                                  |
| Full scale output T.C.            |           | 2          |           | ppm/°C   | $\begin{cases} V_{REF \mid N} = 2.560V, \\ all bits ON \end{cases}$ |
| Analogue output resistance        |           | 4          |           | kΩ       |                                                                     |
| External reference voltage        | 0         |            | 3.0       | <b>v</b> |                                                                     |
| Settling time to 0.5 LSB          |           | 800        |           | ns       | 1 LSB major transition (note 2)                                     |
|                                   |           | 1.25       |           | μs       | All bits ON to OFF or OFF to ON (note 2)                            |
| Operating temperature range:      |           |            |           |          | S. 1 (5 S. 1 (1) (1) (1)                                            |
| ZN428D and ZN428E8<br>ZN428J8     | 0<br>- 55 |            | 70<br>125 | c<br>c   |                                                                     |
| Supply voltage (V <sub>CC</sub> ) | 4.5       | 5.0        | 5.5       | V        |                                                                     |

Note 1 See REFERENCE

Note 2 RL =  $10M\Omega$ , CL = 10pF

## **ELECTRICAL CHARACTERISTICS** (cont.)

| Parameter                                          | Min. | Тур.   | Max.     | Units                    | Conditions                                                               |
|----------------------------------------------------|------|--------|----------|--------------------------|--------------------------------------------------------------------------|
| Supply current                                     |      | 20     | 30       | mA                       | Note 3                                                                   |
| Power consumption                                  |      | 100    |          | mW                       |                                                                          |
| Logic (over specified operating temperature range) |      |        |          |                          |                                                                          |
| High level input voltage                           | 2.0  |        |          | V                        |                                                                          |
| Low level input voltage                            |      |        | 0.8      | <b>v</b>                 |                                                                          |
| High level input current                           |      | ;<br>; | 60<br>20 | μ <b>Α</b><br>μ <b>Α</b> | $V_{IN} = 5.5V$ , $V_{CC} = Max$ .<br>$V_{IN} = 2.4V$ , $V_{CC} = Max$ . |
| Low level input current                            |      |        | - 5      | μΑ                       | $V_{IN} = 0.4V, V_{CC} = Max.$                                           |
| Input clamp diode voltage                          |      | - 1.5  |          | <b>v</b>                 | I <sub>IN</sub> = -8mA                                                   |
| Enable pulse width                                 | 100  |        |          | ns                       |                                                                          |
| Data set-up time                                   | 150  |        |          | ns                       | Note 4                                                                   |
| Data hold time                                     | 10   |        |          | ns                       | Note 5                                                                   |

Note 3 All inputs HIGH (VIH = 3.5V)

Note 4 Set up time before enable goes high

Note 5 Hold time after enable goes high

#### **D-A CONVERTER**

The converter is of the voltage switching type and uses an R-2R ladder network as shown in Fig. 2. Each 2R element is connected to OV or  $V_{\text{REF IN}}$  by transistor voltage switches specially

designed for low offset voltage (<1mV). A binary weighted voltage is produced at the output of the R-2R ladder.



Analogue output =  $\frac{n}{256}$  (V<sub>REF IN</sub> - V<sub>OS</sub>) + V<sub>OS</sub>

where n is the digital input to the D-A from the data latch

V<sub>OS</sub> is a small offset voltage produced by the D-A switch currents flowing through the

package lead resistance. The value of Vos is typically 1mV. This offset will normally be removed by the setting up procedure (see Operating Notes) and because the offset temperature coefficient is low  $(\pm 6\mu\text{V}/^{\circ}\text{C})$  the effect on accuracy is negligible.



Fig. 3 shows an equivalent circuit of the output (ignoring  $V_{OS}$ ). The output resistance R has a temperature coefficient of  $\pm 0.2\%$  per °C.

The gain drift due to this is  $\frac{0.2R}{R+R_L}$  % per °C

RL should be chosen as large as possible to make the gain drift small. As an example if RL =  $400k\Omega$  then the gain drift due to the T.C. of R for a  $100\,^{\circ}$ C change in ambient temperature will be less than 0.2%. Alternatively the ZN428 can be buffered by an amplifier (see Operating Notes).

#### REFERENCE

# (a) Internal reference

The internal reference is an active bandgap circuit which is equivalent to a 2.5V Zener diode with a very low slope impedance (Fig. 4). A resistor ( $R_{REF}$ ), should be connected between +  $V_{CC}$  (pin 10) and pin 7. The recommended

value of 390 $\Omega$  will supply a nominal reference current of (5.0-2.5)/0.39 = 6.4mA. A stabilising/decoupling capacitor  $C_{REF} = 1 \mu F$  is required between pins 7 and 8 for internal reference option,  $V_{REF}$  out (pin 7) being connected to  $V_{REF}$  in (pin 6).

Up to five ZN428's may be driven from one internal reference (there is no need to reduce  $R_{\text{REF}}$ ). This useful feature saves power and gives excellent gain tracking between the converters.

#### (b) External reference

If required an external reference voltage may be connected to  $V_{REF\ IN}$ . The slope resistance of such a reference source should be less than  $\frac{2.5}{n}$ 

 $\Omega$ , where n is the number of converters supplied.

 $V_{\text{REF IN}}$  can be varied from 0 to  $\pm 3V$  for ratiometric operation. The ZN428 is guaranteed monotonic for  $V_{\text{REF IN}}$  above 2V.



Fig.4 Internal voltage reference

#### **LOGIC**

Input coding is binary for unipolar operation and offset binary for bipolar operation. When the enable input is low the data inputs drive the D to A directly. When enable goes high the input data word is held in the data latch.

The equivalent circuit for the data and clock

inputs is shown in Fig. 5.

The ZN428 is provided with separate analogue and digital ground connections. The circuit will operate correctly with as much as  $\pm 200 \text{mV}$  between the two grounds.



Fig.5 Equivalent circuit of all inputs

#### **OPERATING NOTES**

## (1) Unipolar D-A converter

The nominal output range of the ZN428 is 0 to  $V_{REF\,IN}$  through a  $4k\Omega$  resistance. Other output ranges can readily be obtained by using an external amplifier.

The general scheme (Fig. 6) is suitable for amplifiers with input bias currents less than  $1.5 \mu A$ .

The resulting full-scale range is given by

$$V_{OUT} FS = \left(1 + \frac{R1}{R2}\right) V_{REF IN} = G.V_{REF IN}$$

The impedance at the inverting input is R1//R2 and for low drift with temperature this parallel combination should be equal to the ladder resistance (4k $\Omega$ ). The required nominal values of R1 and R2 are given by R1 = 4Gk $\Omega$  and R<sub>2</sub> = 4G/(G-1)k $\Omega$ .

Using these relationships a table of nominal resistance values for  $R_1$  and  $R_2$  can be constructed for  $V_{REF\ IN} = 2.5V$ .

| Output range | G | R <sub>1</sub> | $R_2$  |
|--------------|---|----------------|--------|
| + 5V         | 2 | 8kΩ            | 8kΩ    |
| + 10V        | 4 | 16kΩ           | 5.33kΩ |

For gain setting  $R_1$  is adjusted about its nominal value. Practical circuit realisations (including amplifier stabilising components) for +5 and

+10V output ranges are given in Fig. 7. Settling time for a major transistion is  $1.5\mu s$  typical.





# UNIPOLAR ADJUSTMENT PROCEDURE

- (i) Set all bits to OFF (low) with enable low and adjust zero until  $V_{OUT} = 0.0000V$ .
- (ii) Set all bits ON (high) and adjust gain until  $V_{OUT} = FS 1LSB$ .

### UNIPOLAR SETTING UP POINTS

| Output range, +FS | LSB    | FS - 1LSB |
|-------------------|--------|-----------|
| + 5V              | 19.5mV | 4.9805V   |
| + 10V             | 39.1mV | 9.9609V   |

$$1LSB = \frac{FS}{256}$$

## UNIPOLAR LOGIC CODING

| Input code                                             | Analogue output                                                                           |
|--------------------------------------------------------|-------------------------------------------------------------------------------------------|
| (Binary)                                               | (Nominal value)                                                                           |
| 1111111<br>11111110<br>11000000<br>10000001<br>1000000 | FS - 1LSB<br>FS - 2LSB<br>% FS<br>% FS + 1LSB<br>% FS<br>% FS - 1LSB<br>% FS<br>1LSB<br>0 |

# (2) Bipolar D-A Converter

For bipolar operation the output from the ZN428 s offset by half full scale by connecting a resistor

 $R_3$  between  $V_{\text{REF IN}}$  and the inverting input of the buffer amplifier (Fig. 8)



Fig. 8 Bipolar operation - basic circuit

When the digital input to the ZN428 is zero the analogue output is zero and the amplifier output should be - Full scale. An input of all ones to the D-A will give a ZN428 output of  $V_{REF\ IN}$  and the amplifier output required is + Full-scale. Also, to match the ladder resistance the parallel combination of  $R_1,\ R_2$  and  $R_3$  should be  $4k\Omega.$ 

The nominal values of  $R_1$ ,  $R_2$  and  $R_3$  which meet these conditions are given by

 $R_1 = 8Gk\Omega$ ,  $R_2 = 8G/(G-1)k\Omega$  and  $R_3 = 8k\Omega$ 

where the resultant output range is  $\pm G V_{REFIN}$ .

A bipolar output range of  $\pm V_{REF\ IN}$  (which corresponds to the basic unipolar range 0 to  $V_{REF\ IN}$ ) is obtained if  $R_1=R_3=8k\Omega$  and  $R_2=\infty$ .

Assuming that  $V_{REF\ IN}=2.5V$  the nominal values of resistors for  $\pm\,5$  and  $\pm\,10V$  output ranges are given in the following table:

| Output Range | G | R <sub>1</sub> | R <sub>2</sub> | R <sub>3</sub> |
|--------------|---|----------------|----------------|----------------|
| ± 5V         | 2 | 16kΩ           | 16kΩ           | 8kΩ            |
| ± 10V        | 4 | 32kΩ           | 10.66kΩ        | 8kΩ            |

Minus full scale (offset) is set by adjusting  $R_1$  about its nominal value relative to  $R_3$ . Plus full-scale (gain) is set by adjusting  $R_2$  relative to  $R_1$ .

Practical circuit realisations are given in Fig. 9

Note that in the  $\pm\,5V$  case  $R_3$  has been chosen as  $7.5k\Omega$  (instead of  $8.2k\Omega$ ) to get a more symmetrical range of adjustment using standard potentiometers. Settling time for a major transition is  $1.5\mu s$  typical

#### **BIPOLAR ADJUSTMENT PROCEDURE**

- (1) Set all bits to OFF (low) with enable low and adjust offset until the amplifier output reads full-scale.
- (2) Set all bits ON (high) and adjust gain until the amplifier output reads + (full-scale 1LSB).

### **BIPOLAR SETTING UP POINTS**

| Input range, ±FS | LSB    | -FS        | + (FS - 1LSB) |
|------------------|--------|------------|---------------|
| ± 5V             | 39.1mV | - 5.0000V  | + 4.9609V     |
| ± 10V            | 78.1mV | - 10.0000V | +9.9219V      |

 $1LSB = \frac{2FS}{256}$ 

#### **BIPOLAR LOGIC CODING**

| Input code<br>(Offset binary)                          | Analogue output<br>(Nominal value)                                                                   |
|--------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| 1111111<br>11111110<br>11000000<br>10000001<br>1000000 | + (FS - 1LSB)<br>+ (FS - 2LSB)<br>+ ½ FS<br>+ 1LSB<br>0<br>- 1LSB<br>- ½ FS<br>- (FS - 1LSB)<br>- FS |
| 1                                                      |                                                                                                      |



